#Build: Synplify Pro D-2009.12A, Build 040R, Jan 20 2010
#install: C:\Actel\Libero_v9.0\Synopsys\synplify_D200912A
#OS: 6.1
#Hostname: WIN-K2PJVCLULR9
#Implementation: synthesis
#Sat Sep 18 10:45:51 2010
$ Start of Compile
#Sat Sep 18 10:45:51 2010
Synopsys Verilog Compiler, version comp475rc, Build 060R, built Jan 15 2010
Copyright (C) 1994-2010, Synopsys Inc. All Rights Reserved
@I::"C:\Actel\Libero_v9.0\Synopsys\synplify_D200912A\lib\proasic\smartfusion.v"
@I::"Z:\eecs373-f10\labs\lab6\files\lab6cc2520\component\Actel\SmartFusionMSS\MSS\2.2.101\mss_comps.v"
@I::"Z:\eecs373-f10\labs\lab6\files\lab6cc2520\component\work\mycore\MSS_CCC_0\mycore_tmp_MSS_CCC_0_MSS_CCC.v"
@I::"Z:\eecs373-f10\labs\lab6\files\lab6cc2520\component\work\mycore\mycore.v"
Verilog syntax check successful!
Selecting top level module mycore
@N:CG364 : mss_comps.v(37) | Synthesizing module OUTBUF_MSS
@N:CG364 : mss_comps.v(23) | Synthesizing module INBUF_MSS
@N:CG364 : mss_comps.v(85) | Synthesizing module BIBUF_OPEND_MSS
@N:CG364 : mss_comps.v(151) | Synthesizing module MSS_CCC
@N:CG364 : mss_comps.v(1) | Synthesizing module MSS_XTLOSC
@N:CG364 : smartfusion.v(1133) | Synthesizing module GND
@N:CG364 : smartfusion.v(1814) | Synthesizing module VCC
@N:CG364 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(5) | Synthesizing module mycore_tmp_MSS_CCC_0_MSS_CCC
@N:CG364 : mss_comps.v(145) | Synthesizing module MSSINT
@N:CG364 : mss_comps.v(680) | Synthesizing module MSS_APB
@N:CG364 : mycore.v(5) | Synthesizing module mycore
@W:CL157 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(62) | *Output RCOSC_CLKOUT has undriven bits - a simulation mismatch is possible
@W:CL157 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(63) | *Output MAINXIN_CLKOUT has undriven bits - a simulation mismatch is possible
@W:CL157 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(64) | *Output LPXIN_CLKOUT has undriven bits - a simulation mismatch is possible
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(36) | Input CLKA is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(37) | Input CLKA_PAD is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(38) | Input CLKA_PADP is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(39) | Input CLKA_PADN is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(40) | Input CLKB is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(41) | Input CLKB_PAD is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(42) | Input CLKB_PADP is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(43) | Input CLKB_PADN is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(44) | Input CLKC is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(45) | Input CLKC_PAD is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(46) | Input CLKC_PADP is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(47) | Input CLKC_PADN is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(49) | Input LPXIN is unused
@W:CL159 : mycore_tmp_MSS_CCC_0_MSS_CCC.v(50) | Input MAC_CLK is unused
@END
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
# Sat Sep 18 10:45:52 2010
###########################################################]
Synopsys Actel Technology Mapper, Version map500act, Build 058R, Built Jan 18 2010 09:16:23
Copyright (C) 1994-2010, Synopsys Inc. All Rights Reserved
Product Version D-2009.12A
@N:MF249 : | Running in 32-bit mode.
@N:MF258 : | Gated clock conversion disabled
@W:MO111 : mycore_tmp_mss_ccc_0_mss_ccc.v(62) | tristate driver RCOSC_CLKOUT on net RCOSC_CLKOUT has its enable tied to GND (module mycore_tmp_MSS_CCC_0_MSS_CCC)
@W:MO111 : mycore_tmp_mss_ccc_0_mss_ccc.v(63) | tristate driver MAINXIN_CLKOUT on net MAINXIN_CLKOUT has its enable tied to GND (module mycore_tmp_MSS_CCC_0_MSS_CCC)
@W:MO111 : mycore_tmp_mss_ccc_0_mss_ccc.v(64) | tristate driver LPXIN_CLKOUT on net LPXIN_CLKOUT has its enable tied to GND (module mycore_tmp_MSS_CCC_0_MSS_CCC)
Automatic dissolve at startup in view:work.mycore(verilog) of MSS_CCC_0(mycore_tmp_MSS_CCC_0_MSS_CCC)
Available hyper_sources - for debug and ip models
None Found
Finished RTL optimizations (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Finished factoring (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Finished gated-clock and generated-clock conversion (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Finished generic timing optimizations - Pass 1 (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Starting Early Timing Optimization (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Finished Early Timing Optimization (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Finished generic timing optimizations - Pass 2 (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Finished preparing to map (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Finished technology mapping (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Finished technology timing optimizations and critical path resynthesis (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Added 0 Buffers
Added 0 Cells via replication
Added 0 Sequential Cells via replication
Added 0 Combinational Cells via replication
Finished restoring hierarchy (Time elapsed 0h:00m:02s; Memory used current: 55MB peak: 57MB)
Writing Analyst data base Z:\eecs373-f10\labs\lab6\files\lab6cc2520\synthesis\mycore.srm
Finished Writing Netlist Databases (Time elapsed 0h:00m:02s; Memory used current: 56MB peak: 57MB)
Writing EDIF Netlist and constraint files
D-2009.12A
Finished Writing EDIF Netlist and constraint files (Time elapsed 0h:00m:02s; Memory used current: 56MB peak: 57MB)
@W:MT246 : mycore.v(114) | Blackbox MSS_APB is missing a user supplied timing model. This may have a negative effect on timing analysis and optimizations (Quality of Results)
@W:MT246 : mycore.v(97) | Blackbox MSSINT is missing a user supplied timing model. This may have a negative effect on timing analysis and optimizations (Quality of Results)
@W:MT246 : mycore_tmp_mss_ccc_0_mss_ccc.v(97) | Blackbox MSS_XTLOSC is missing a user supplied timing model. This may have a negative effect on timing analysis and optimizations (Quality of Results)
##### START OF TIMING REPORT #####[
# Timing Report written on Sat Sep 18 10:46:04 2010
#
Top view: mycore
Library name: smartfusion
Operating conditions: COMWCSTD ( T = 70.0, V = 1.42, P = 1.74, tree_type = balanced_tree )
Requested Frequency: 100.0 MHz
Wire load mode: top
Wire load model: smartfusion
Paths requested: 5
Constraint File(s):
@N:MT320 : | This timing report estimates place and route data. Please look at the place and route timing report for final timing..
@N:MT322 : | Clock constraints cover only FF-to-FF paths associated with the clock..
Performance Summary
*******************
Worst slack in design: 4.169
Requested Estimated Requested Estimated Clock Clock
Starting Clock Frequency Frequency Period Period Slack Type Group
----------------------------------------------------------------------------------------------------------------
System 100.0 MHz 171.5 MHz 10.000 5.831 4.169 system default_clkgroup
================================================================================================================
Interface Information
*********************
No IO constraint found
====================================
Detailed Report for Clock: System
====================================
Starting Points with Worst Slack
********************************
Starting Arrival
Instance Reference Type Pin Net Time Slack
Clock
----------------------------------------------------------------------------------------------------------
MSS_CCC_0.I_XTLOSC System MSS_XTLOSC CLKOUT N_CLKA_XTLOSC 0.000 4.169
MSSINT_GPI_6 System MSSINT Y MSSINT_GPI_6_Y 0.000 9.678
MSSINT_GPI_7 System MSSINT Y MSSINT_GPI_7_Y 0.000 9.678
MSS_ADLIB_INST System MSS_APB EMCCLK MSS_ADLIB_INST_EMCCLK 0.000 9.678
==========================================================================================================
Ending Points with Worst Slack
******************************
Starting Required
Instance Reference Type Pin Net Time Slack
Clock
----------------------------------------------------------------------------------------------------------
MSS_ADLIB_INST System MSS_APB PLLLOCK MSS_ADLIB_INST_PLLLOCK 10.000 4.169
MSS_ADLIB_INST System MSS_APB SYNCCLKFDBK FAB_CLK_c 10.000 4.426
MSS_ADLIB_INST System MSS_APB FCLK MSS_ADLIB_INST_FCLK 10.000 4.491
MSS_ADLIB_INST System MSS_APB EMCCLKRTN MSS_ADLIB_INST_EMCCLK 10.000 9.678
MSS_ADLIB_INST System MSS_APB GPI[6] MSSINT_GPI_6_Y 10.000 9.678
MSS_ADLIB_INST System MSS_APB GPI[7] MSSINT_GPI_7_Y 10.000 9.678
==========================================================================================================
Worst Path Information
View Worst Path in Analyst
***********************
Path information for path number 1:
Requested Period: 10.000
- Setup time: 0.000
+ Clock delay at ending point: 0.000 (ideal)
+ Estimated clock delay at ending point: 0.000
= Required time: 10.000
- Propagation time: 5.831
- Clock delay at starting point: 0.000 (ideal)
- Estimated clock delay at start point: -0.000
= Slack (critical) : 4.169
Number of logic level(s): 1
Starting point: MSS_CCC_0.I_XTLOSC / CLKOUT
Ending point: MSS_ADLIB_INST / PLLLOCK
The start point is clocked by System [rising]
The end point is clocked by System [rising]
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
----------------------------------------------------------------------------------------------
MSS_CCC_0.I_XTLOSC MSS_XTLOSC CLKOUT Out 0.000 0.000 -
N_CLKA_XTLOSC Net - - 0.322 - 1
MSS_CCC_0.I_MSSCCC MSS_CCC CLKA In - 0.322 -
MSS_CCC_0.I_MSSCCC MSS_CCC LOCKMSS Out 5.188 5.509 -
MSS_ADLIB_INST_PLLLOCK Net - - 0.322 - 1
MSS_ADLIB_INST MSS_APB PLLLOCK In - 5.831 -
==============================================================================================
Total path delay (propagation time + setup) of 5.831 is 5.188(89.0%) logic and 0.643(11.0%) route.
Path delay compensated for clock skew. Clock skew is added to clock-to-out value, and is subtracted from setup time value
##### END OF TIMING REPORT #####]
--------------------------------------------------------------------------------
Target Part: A2F200M3F_FBGA256_Std
Report for cell mycore.verilog
Core Cell usage:
cell count area count*area
GND 2 0.0 0.0
MSSINT 2 0.0 0.0
MSS_APB 1 0.0 0.0
MSS_CCC 1 0.0 0.0
VCC 2 0.0 0.0
----- ----------
TOTAL 8 0.0
IO Cell usage:
cell count
BIBUF_OPEND_MSS 2
INBUF 37
INBUF_MSS 5
MSS_XTLOSC 1
OUTBUF 57
OUTBUF_MSS 4
-----
TOTAL 106
Core Cells : 0 of 4608 (0%)
IO Cells : 106 of 66 (161%)
RAM/ROM Usage Summary
Block Rams : 0 of 8 (0%)
Mapper successful!
Process took 0h:00m:04s realtime, 0h:00m:02s cputime
# Sat Sep 18 10:46:04 2010
###########################################################]