# PINAKI MAZUMDER<sup>1</sup>

Room Number: 4765, Computer Science and Engineering Building, Department of Electrical Engineering and Computer Science, 2260 Hayward Avenue, University of Michigan, Ann Arbor, MI 48109-2121. Phone: 734-763-2107 (Office), and Fax: 734-763-8094. E-Mail: mazum@eecs.umich.edu

Please see Mazumder's homepage at http://www.eecs.umich.edu/~mazum

Immigration Status: US Citizen (1995); Permanent Resident (1989-1995).

## I. Educational Qualification

| Ph.D. in Computer Engineering  | University of Illinois, Urbana-Champaign      | 1988 |
|--------------------------------|-----------------------------------------------|------|
| M. Sc. in Computer Science     | University of Alberta, Edmonton, Canada       | 1985 |
| B.S. in Electrical Engineering | Indian Institute of Science, Bangalore, India | 1976 |

I also received a degree in B.Sc. Physics Honors securing the first rank in Guwahati University, India amongst estimated 100,000 students in all disciplines of liberal arts and basic sciences.

# **II. Work Experience**

#### **US Government (National Science Foundation):**

| 2007-2008 | Program Director for Emerging Models and Technologies Program (funding areas:<br>Nanoelectronics, Quantum Computing, and Biologically Inspired Computing with an annual<br>budget of \$18 Million) in the Directorate for Computer and Information and Science and<br>Engineering, National Science Foundation, Arlington, Virginia. |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2009      | Program Director in Electrical, Communications and Cyber Systems Division (funding areas:<br>Quantum, Molecular and High Performance Computing, Adaptive Intelligent Systems,<br>Electronic and Photonic Devices, and Major Research Instrumentation) of the Engineering<br>Directorate at National Science Foundation.              |

## Academic Teaching and Research:

| 1998- to date | Tenured Professor, Division of Computer Science and Engineering, Department of Electrical  |
|---------------|--------------------------------------------------------------------------------------------|
|               | Engineering and Computer Science, University of Michigan, Ann Arbor, USA.                  |
| 1996-1997     | Research Fellow, Division of Electrical and Computer Engineering, Department of Electrical |
|               | Engineering and Computer Science, University of California, Berkeley, USA.                 |
| 1996-1997     | Visiting Associate Professor, Department of Computer Science and Engineering, Stanford     |
|               | University, Palo Alto, California, USA.                                                    |
| 1997          | Visiting Professor, NTT Basic Research Laboratories, Atsugi-shi, Japan.                    |
| 1992-1998     | Tenured Associate Professor, Division of Computer Science and Engineering,                 |
|               | Department of Electrical Engineering and Computer Science, University of Michigan,         |
|               | Ann Arbor, USA.                                                                            |
| 1987-1992     | Assistant Professor, Division of Computer Science and Engineering, Department of           |
|               | Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, USA.       |
| 1985-1987     | Research Assistant, University of Illinois at Urbana-Champaign, USA.                       |
| 1982-1984     | Teaching Assistant at University of Alberta, Edmonton, Canada.                             |
| 1974-1975     | Research Assistant at Indian Institute of Science, Bangalore, India.                       |
|               |                                                                                            |

 $<sup>^{\</sup>rm 1}\,$  Fellow of AAAS, Fellow of IEEE, Member of Sigma Xi, and Member of Phi Kappa Phi

#### **Industrial Research and Development:**

| 1985, 1986 | Member of Technical Staff, AT&T Bell Laboratories, Indian Hill, Chicago |
|------------|-------------------------------------------------------------------------|
| 1976-1982  | Senior R&D Engineer, Bharat Electronics Ltd., Bangalore, India          |

## **III. Major Fields of Research**

1) VLSI design, testing and layout automation; 2) Nanoelectronics and nanomagnetics: multiscale modeling, simulation tools, circuits and architectures; 3) Terahertz technology and applications in signal processing, computing and communications.

## **IV. Awards and Recognitions**

- Fellow of American Association for the Advancement in Science (AAAS), 2007 for "distinguished contributions to the field of very large scale integrated (VLSI) systems". The honor of being elected a Fellow of AAAS is given to those whose "efforts on behalf of the advancement of science or its applications are scientifically or socially distinguished."
- Fellow of IEEE, 1999 for "contributions to the field of VLSI Design."
- IEEE Distinguished Lecturer
- Digital Equipment Corporation Faculty Award: Excellence in Research
- Departmental Research Excellence Award (1995), The University of Michigan
- BF Goodrich National Collegiate Invention Award
- DARPA Research Excellence Award for the work in Quantum MOS Project
- Best Undergraduate Student Medal
- IETE Best Student Paper Award, and IETE Best Paper Presentation Award
- NSF Research Initiation Award
- Bell Northern Research Laboratory Faculty Development Grant
- Commendation Letter from the Dean of College of Engineering, University of Michigan, for Excellence in Teaching
- Member, Sigma Xi
- Member, Phi Kappa Phi

#### V. Research Funding

- 1. National Science Foundation (RIA): \$69,948; 1988 1991 (Single PI)
- 2. Bell Northern Research Laboratory: \$20,900; 1988 1989 (Single PI)
- 3. National Science Foundation: \$90,620; 1989 1990 (Single PI)
- 4. Digital Equipment Corporation: \$180,000; 1989 1992 (Single PI)
- 5. Office of Naval Research: \$420,000; 1988 1991, (Co-PI)
- 6. National Science Foundation: \$125,000; 1991 1993 (Single PI)
- 7. Rackham Faculty Research Grant: \$9,980; 1991 1993 (Single PI)
- 8. U.R.I. Program (US Army): \$6,000,000 (total); \$250,000 (my portion); 1988 1992
- 9. General Motors: \$20,000; 1992 1992 (Single PI)
- 10. International Business Machines: \$45,000 (student fellowship); 1990 1993
- 11. National Science Foundation: \$47,000; 1992 1993 (Single PI)
- 12. Hewlett Packard: \$81,400; 1993 1995 (Single PI)
- 13. Office of Vice President Research: \$52,300; 1995 1996
- 14. Defense Advanced Research Projects Agency (DARPA): \$825,000; 1993 -1997 (Co-PI)
- 15. National Science Foundation: \$182,400; 1994 1998 (Single PI)
- 16. U.R.I. Program (US Army): \$5,000,000; \$200,000; 1993 1997
- 17. State of Michigan Display Technology Center: \$2,000,000; My portion: \$200,000; 1995 1998
- 18. Texas Instruments (subcontract of a DARPA project): \$304,000; 1995 1998 (Single PI)
- 19. Army Research Office's MURI-95 (Co-PI with 7 others): \$4,000,000; 1995-2000 + 1 year.
- 20. Army Research Office's MURI-96 (Co-PI with 13 others): \$5,000,000; 1996-2001 + 1 year.

- 21. Defense Advanced Research Projects Agency: \$750,000; June 1997- May 2000 (PI)
- 22. National Science Foundation: \$300,000; 1998 2002 (Single PI)
- 23. Nippon Electric Company, Japan: \$40,000; 1998 (Single PI)
- 24. National Science Foundation: \$195,000; 1998 2002 (Single PI)
- 25. Office of Naval Research; \$270,000; 1998-2001 (Single PI)
- 26. NanoLogic Inc. \$10,000; 1999-2000 (Single PI)
- 27. Air Force Office of Scientific Research: \$5,000,000: 2001-2006 (Co-PI with 9 other investigators)
- 28. Office of Naval Research: \$303,000: 2001-2002; (Single PI)
- 29. National Science Foundation: \$210,000: 2001-2004 (Single PI)
- 30. Korean Government Nanoelectronics Research: \$200,000: 2001-2002 (PI: Prof. G.I. Haddad).
- 31. Office of Naval Research: \$820,000: 2002-2005 (PI)
- 32. Tera-Level Nanoelectronics Project, Korean Government: \$170,000: 2003-2006; (Single PI)
- 33. National Science Foundation: \$120,000: 2004-2007 (Single PI)
- 34. Air Force Office of Scientific Research, \$480,000: 2006-2009 (Single PI)
- 35. National Science Foundation IPA Assignment Grant: \$620,000; 2007-2009 (Single PI)
- 36. DARPA SyNAPSE Program on Brain Plasticity: \$807,812; Co-PI: Hughes Research Laboratory
- 37. National Science Foundation, NIRT: \$1,000,000: 2006-2012 (Co-PI).
- 38. SRC NRI Center (MIND): ~\$200,000: 2008-2011 (Single PI)
- 39. National Science Foundation: EAGER Grant, \$200,000; 2009-2012. (Single PI)
- 40. National Science Foundation: \$400,281; 2010-2014. (Single PI)
- 41. Army Research Office: \$580,000; 2010-2013. (Single PI)
- 42. National Science Foundation: \$149,111; 2011-2012. (Single PI)
- 43. Army Research Office, MURI: \$6,500,000; 2010-2015. (Co-PI)
- 44. National Science Foundation: \$400,415; 2011-2014. (Single PI)
- 45. National Science Foundation: \$1,750,000; 2011-2015. (Co-PI)
- 46. Defense Advanced Research Projects Agency (DARPA): \$150,000; 2011-2013 (Single PI)
- 47. Air Force Office of Scientific Research: \$449,772; 2012-2015 (Single PI)
- 48. National Science Foundation: \$480,000; 2012-2015 (Co-PI)
- 49. National Science Foundation: \$400,000; 2014-2017 (PI)
- 50. National Science Foundation: \$900,000; 2015-2018 (PI).
- 51. Air Force Office of Scientific Research: \$150,000; 2016-2017 (Single PI)
- 52. National Science Foundation: \$330,000; 2017-2020 (Single PI)
- 53. National Science Foundation: \$620,000; 2017-2020 (PI)
- 54. Air Force Office of Scientific Research: \$501,000; 2018-2021 (Single PI)

# **Pending Proposals:**

- Engineering Research Center (ERC): Foundation for Integrative Research on Short-range Terahertz in Wireless Communication and Signal Processing, National Science Foundation, \$18,000,000 for 5 years (Mazumder, PI; University of Michigan, Massachusetts Institute of Technology, University of California at Los Angeles, New Jersey Institute of Technology, University of Central Florida, and Cornell University).
- 2. Nanoarchitectures for Adaptive Control and Intelligence Processing Chips, Office of Naval Research, \$450,000 (PI)
- 3. Ultra-Low-Power Bio-inspired Nanoelectronics for Navigation in Autonomous Insect-Scale Robots, Air Force Office of Scientific Research, \$790,000 (PI)

# **VI.** Committees and Professional Activities

- 1. Nomination Committee Member for *The Blue Planet Prize*, an international environmental award sponsored awarded by Asahi Glass Foundation, Japan, 2015-
- 2. Member of Board of Editors, Proceedings of the IEEE, 1999-2002
- 3. Associate Editor, IEEE Transactions on VLSI Systems, 1997-2000
- 4. Guest Editor, *IEEE Transactions on VLSI Systems* A Special Issue on Impact of Emerging Technologies on VLSI Systems, December 1997

- 5. Guest Editor (with Prof. A. Seabaugh), *Proceedings of the IEEE* A Special Issue on Nanoelectronic Devices and Circuits, June 1998.
- 6. Guest Editor (with Prof. S. M. Kand and Prof. R. Wasser), *Proceedings of the IEEE* A Special Issue on Memristors: Device, Models, and Applications, June 2012.
- Guest Editor (with Prof. A. Benso and Prof. Y. Makris), *IEEE Transaction on Computer* A Special Issue on Architectures for Emerging Technologies and Applications, June 2008
- 8. Guest Editor, *Journal of Electronic Testing Theory and Application -* A Special Issue on Multi-megabit Memory Testing, April 1994
- Guest Editor (with Prof. J.P. Hayes), IEEE Design & Test Magazine A Special Issue on Memory Testing, 1993
- 10. Editorial Advisory Board, *The Arabian Journal for Science and Engineering*, King Fahd University of Petroleum and Minerals, Saudi Arabia.
- 11. Council of Editors, International Society for Genetic and Evolutionary Computation (ISGEC)
- 12. As lead NSF Program Director, organized the Emerging Models and Technology Workshop on Bio-Inspired Computing and Bio-Computing at Princeton University on July 24-25, 2008.
- 13. As lead NSF Program Director, organized the EMT Workshop on Nanoelectronics on October 29-30, 2007.
- 14. As lead NSF Program Director, held the EMT Workshop on Quantum Information Science and Engineering on September 10-11, 2007.
- 15. Member, University of Michigan Research Policies Committee of Senate Assembly, 2002-05.
- 16. Member, Electrical Engineering and Computer Science Curriculum Committee, 2002-03.
- 17. Member, Electrical Engineering and Computer Science DCO Committee, 2002-03.
- 18. Member, Computer Science and Engineering Graduate Curriculum Committee, 1988-89, 1998-00, 2002-06.
- 19. Counselor, Computer Engineering Undergraduate Students, 1990-95.
- 20. Member, Computer Science and Engineering Graduate Admission Committee, 1995-96.
- 21. Member, IEEE Standards Subcommittee for Semiconductor Memories, 1989-90.
- 22. Member, IEEE Test Technologies Committee
- 23. Member, IEEE VLSI Technical Committee
- 24. General Chair, 2007 High Performance Computing (HPC) for Nanotechnology
- 25. General Chair, 1999 IEEE Great Lakes VLSI Conference
- 26. Program Committee, 1992 Fault-Tolerant Computing Symposium Workshop
- 27. Program Committee, 1992 IEEE Defects and Fault Tolerance Workshop
- 28. Program Committee, 1993 IEEE Intl. Conference on Memory Testing
- 29. Program Committee, 1994 IEEE Intl. Conference on Memory Testing
- 30. Program Committee, 1994 IEEE Asian Testing Symposium
- 31. Program Committee, 2000 IEEE Great Lakes VLSI Conference
- 32. Serving on organizing committee for Department of Defense Nano Conference, 2009
- 33. Served regularly on NSF panels in Engineering and CISE Directorates
- 34. Proposals Reviewed for: US National Science Foundation, The Israel Science Foundation, Louisiana University Board of Regents, and US Army Research Office, New Jersey Center for Science and Technology, Saudi Arabia King Fahd University Research Foundation, and private venture capitalist firms.

## **VII.** Professional Experience

## **Details of My Professional Accomplishments**

#### US Government at National Science Foundation (3 years)

In 2007 and 2008, I worked as the lead Program Director for Emerging Models and Technologies (EMT) program in the Division of Computing and Communication Foundations (having nearly \$140 Million annual budget) of the Directorate for Computer and Information and Science and Engineering, National Science Foundation, Arlington, Virginia. My mandate was to manage research grants in Nanoelectronic Modeling and Systems, Quantum Computing, and Biologically Inspired Computing for which I had an operating annual budget of about \$18 Million. Additionally, I participated in several NSF crosscutting programs such as Cyber-Enabled Discovery and Innovation (CDI), Expeditions in Computing, Major Research Instrumentation (MRI), Computing Research Infrastructure (CRI) and Cyber Physical Systems (CPS). In 2009, I worked as a Program Director in the Engineering

Directorate where I managed research in three broad areas: Adaptive Intelligent Systems (Machine Learning), Quantum, Molecular and High-Performance Modeling, and Electronic and Photonic Devices. During these three years, I interacted with several program managers and administrators of NSF, DARPA, ARO, ONR, and AFOSR to help launch national-level major research initiatives. I consider that serving the US government for a stint of three years has provided me an exceptional opportunity to acquire a vast amount of knowledge in various fields of science and engineering, to network with numerous researchers around the nation, and to gain divergent administrative experience.

#### *Teaching Experience* (29 years)

Since 1988, I have been teaching at the Department of Electrical Engineering and Computer Science of the University of Michigan, Ann Arbor, Michigan.

*Graduate courses developed and taught:* 1) VLSI System Design, 2) Optimization and Synthesis of VLSI Layout, 3) Testing of Digital Circuits and Systems, 4) Advanced Computer Architectures, 5) Nanocircuits and Nanoarchitectures, 6) Ultra-Low-Power Subthreshold CMOS Circuits, and 7) Terahertz Technology and Applications.

*Undergraduate courses upgraded and taught:* 1) Introduction to Digital Logic Design (sophomore level), 2) Digital Integrated Circuit Design (junior level), and 3) VLSI System Design (senior level).

#### Industrial Experience (6.5 years)

After my baccalaureate degrees in Physics and Electrical Engineering, I worked for six years (1976-1982) as a Senior R&D Engineer at Bharat Electronics Ltd. (BEL) in its Integrated Circuits Division. I designed several bipolar and CMOS analog and digital integrated circuits for consumer electronic systems. I was associated with the following chip development projects: i) Raster-scan vertical deflection system microchip for TV display, ii) Sync processing and horizontal deflection system microchip for TV display, iii) Video and audio IF stage IC's for vestigial-AM and FM signal detection in TV receiver, iv) High-gain audio amplifier microchip for TV audio stage, v) Tape Recorder IC with automatic gain adjustments, vi) Hearing-aid IC, vii) Analog clock driver IC, and viii) LCD and AC Plasma display drive IC's. Several million commercial chips were fabricated based on these designs.

After finishing my MSc degree in Computer Science and while working towards my PhD degree in Electrical and Computer Engineering, I worked during the summers of 1985 and 1986 as a Member of Technical Staff at AT&T Bell Laboratories. I was one of the two engineers who started the Bell Laboratory *Cones/Spruce* project - a new behavioral synthesis and layout automation tool for rapid prototyping of digital circuits. The main contribution of this effort was to demonstrate how a restricted version of C language could be used to model digital hardware much before commercial hardware description language (HDL) software tools like Verilog and System C were designed.

#### **Teaching Accomplishments and Evaluations:**

I have endeavored to pursue multidimensional education frontiers that transcend the confines of classroom and impact students as well as other professionals alike. My teaching contributions include authoring an undergraduate textbook and a video book, developing four advanced graduate courses, developing courseware for practicing engineers in industry, editing special issues in professional journals to stimulate research in emerging technologies, and fostering STEM education for K-12 students. Highlights of my teaching accomplishments are enumerated below:

Breakdown of my course offering at the University of Michigan over the past 30 years: (i) nearly 60% of courses
 I taught are on *three* undergraduate courses for sophomore, junior and senior; approximately 10% of
 courses are on *two* regular graduate courses; and about 30% of courses are on *four* new graduate courses
 designed and developed by me to promote the state-of-the-art CMOS research and train the future
 engineering workforce. I have taught *three* distinct undergraduate and *six* graduate courses at the University
 of Michigan.

- Authored an undergraduate textbook, "Lectures on Digital Logic Design", about 500 pages. This book is based on my lectures in an introductory *Digital Logic Design* (EECS 270) course that I taught nearly twenty times at the University of Michigan.
- Developed an "on-line course" on *Digital Logic Design* (NEEP 2221), which was produced in June 2005 at the Disney MGM Studio, Orlando, Florida by National Technological University (NTU), now acquired by Walden University that is widely regarded as a global leader in on-line education. With the support of major technology companies such as IBM, Motorola, and Hewlett-Packard, the NTU was founded in 1984 to deliver academic courses to training facilities of corporations via a unique satellite network.
- Developed a new graduate course on *Ultra-Low-Power Sub-threshold CMOS Design* (EECS 598-1):
- Developed a new graduate course on Nanocircuits and Nanoarchitectures (EECS 598-2):
- Developed a new graduate course on *Terahertz Engineering: Theory and Applications* (EECS 598-6) to promote research in spoof plasmonics, photonics, and microwave electronics.
- Developed a new graduate course on *Optimization and Synthesis of VLSI Layout* (EECS 527) that I taught nearly half-a-dozen times. When I taught the course for the first time in 1988, there was no suitable textbook at that time. Therefore, I developed course materials, which were also adopted in other universities to teach new VLSI computer-aided design (CAD) course at that time.
- Co-authored six advanced VLSI books to promote education in VLSI chip design and semiconductor memory technology. Our book on "Genetic Algorithms for VLSI Design, Layout and Testing", *Prentice Hall*, 2000 provides the foundation for developing distributed VLSI design automation tools by exploiting the multidimensional optimization capability of GA's running concurrently on a network of workstations to rapidly solve problems. The book not merely brings the evolutionary computing and the broader engineering community together enabling them to solve complex engineering problems. The book also unravels many mathematical insights for constructing multidimensional chromosome operators, and challenges mathematicians to develop theoretical models for the evolutionary algorithms. Two of books I coauthored on semiconductor memory systems are "Testing and Testable Design of Random-Access Memory", *Kluwer Academic Publisher*, 1996; and "Fault Tolerance and Reliability Aspects of Random-Access Memories," *Prentice Hall*, 2002. They are being widely used by practicing engineers and researchers in semiconductor memory technologies because of their pedagogical values. The names of other books are listed in Publications section.
- Edited a Special Issue in *The Proceedings of the IEEE* on Memristors: Devices, Models and Circuits, which can be adapted for teaching the next generation nano-circuits and nano-architectures.
- To promote STEM education among K-12 students through imaginative mathematics software, I started developing Math Guru with the help of one of my ex advisees. The software was demonstrated in 1996-97 at local schools and distributed. http://web.eecs.umich.edu/~mazum/mathguru.pdf.

Numerous studies conducted by professional societies such as American Society for Engineering Education (ASEE) and National Academy of Engineering (NAE) have ardently advocated for educator's multidimensional impact, in addition to conventional measures such as numerical rating and student feedback that serve as a rough metric for classroom performance. My numerical scores for teaching in courses I taught are provided below. While these data reflect my deeper commitments for education and training, I continually strive to impart broader impact by pursuing multidimensional teaching activities and training the future engineering workforces through integration of research and teaching.

#### **Teaching Rating**

Q#1: This is an excellent teacher Q#2: This is an excellent course

#### EECS 427: VLSI Design

Winter 2018 Evaluation: 4.88/5.0 (Q#1:excellent teacher) and 4.88/5.0 (Q#2:excellent course); Winter 2016 Evaluation: 4.71/5.0 (Q#1) and 4.58/5.0 (Q#2); Winter 2015 Evaluation: 4.71/5.0 (Q#1) and 4.55/5.0 (Q#2); Winter 2014 Evaluation: 4.58/5.0 (Q#1) and 4.42/5.0 (Q#2) Winter 2013 Evaluation: 4.2/5.0 (Q#1) and 4.33/5.0 (Q#2) Fall 1997 Evaluation: 4.71/5.0 (Q#1) and 4.58/5.0 (Q#2) Fall 1995 Evaluation: 4.55/5.0 (Q#1) and 3.94/5.0 (Q#2) Fall 1994 Evaluation: 4.81/5.0 (Q#1) and 4.12/5.0 (Q#2) Fall 1993 Evaluation: 4.32/5.0 (Q#1) and 3.83/5.0 (Q#2)

## **EECS 527: Computer-Aided Design for VLSI Systems**

Winter 1988 Evaluation: 3.83/5.0 (Q#1) and 4.00/5.0 (Q#2) Fall 1989 Evaluation: 4.81/5.0 (Q#1) and 4.67/5.0 (Q#2) Winter 1992 Evaluation: 4.00/5.0 (Q#1) and 4.25/5.0 (Q#2) Winter 1995 Evaluation: 4.25/5.0 (Q#1) and 4.08/5.0 (Q#2) Winter 1996 Evaluation: 4.50/5.0 (Q#1) and 4.10/5.0 (Q#2)

## EECS 598: Ultra-Low-Power CMOS System Design

Fall 2012: Evaluation: 4.0/5.0 (Q#1) and 4.17/5.0 (Q#2) Fall 2013 Evaluation: 4.5/5.0 (Q#1) and 4.5/5.0 (Q#2)

#### **EECS 570: Advanced Computer Architecture**

Winter 1989: Evaluation: 4.08/5.0 (Q#1) and 3.67/5.0 (Q#2) Winter 1991: Evaluation: 4.20/5.0 (Q#1) and 3.89/5.0 (Q#2)

EECS 270: Digital Logic Design (Regular term class size is frequently above 100 students)

Winter 1988: Evaluation: 3.84/5.0 (Q#1) and 3.45/5.0 (Q#2) Fall 1990: Evaluation: 4.41/5.0 (Q#1) and 3.80/5.0 (Q#2) Spring 1991: Evaluation: 4.54/5.0 (Q#1) and 4.71/5.0 (Q#2) Spring 1992: Evaluation: 4.6/5.0 (Q#1) and 4.43/5.0 (Q#2) Spring 1993: Evaluation: 4.24/5.0 (Q#1) and 4.59/5.0 (Q#2) Winter 1998: Evaluation: 3.76/5.0 (Q#1) and 3.41/5.0 (Q#2) Winter 2001: Evaluation: 4.02/5.0 (Q#1) and 4.32/5.0 (Q#2) Fall 2011: Evaluation: 4.17/5.0 (Q#1) and 3.75/5.0 (Q#2)

Legend: 5.0 – Excellent, 4.0 – Very Good, 3.0 – Good, 2.0 – Fair, 1.0 – Poor.

## **Research Accomplishments:**

In 1984, when I started my MS thesis at University of Alberta in the field of VLSI, I was inspired by the local (Edmonton, Canada) hockey legend, Wayne Gretzky whose famous quote ("*A good hockey player plays where the puck is. A great hockey player plays where the puck is going to be*") defined the compass of my research work for the next 28 years as explained below. In Evolutionary CMOS research, I solved numerous use-inspired research problems that were 10 to15 years ahead of their time and eventually Moore's Law has vindicated the practical merits of my research by impacting the memory and FPGA industry as pointed out below. In Revolutionary emerging technologies such as quantum tunneling devices, THz plasmonic devices (in THz regime), ionic devices (as non-volatile memories), and electron spin based devices (as ultra-low-power nonvolatile memories) I have made sustained impact for the past 23 years by collaborating with multiple leading researchers in universities and companies. In my research career, I have endeavored to emulate the *Vannevar Bush* model of triad synergy between University, Industry and Government establishments that was conceived at the aftermath of the Second World War to challenge academics to undertake enterprising and leadership role for catalyzing innovations, accelerated economic growth, and sustained US leadership in science and engineering.

Details of my Research Accomplishments are provided at pp. 47-48 of this CV.



# **VIII.** Publications

## Summary of Significant Publications

**Books:** 13; Journal Publications: 123; Reviewed Conference Papers: 191; Book Chapters: 6; US Patents Granted: 10; US Patents under Review: 3.

## A. Books

- 1. <u>P. Mazumder</u> and K. Chakraborty, "Testing and Testable Design of Random-Access Memories", *Kluwer Academic Publishers*, 1996 (428 pages).
- 2. <u>P. Mazumder</u> and E. Rudnick, "Genetic Algorithms for VLSI Layout and Test Automation", *Prentice Hall*, 1999 (460 pages).
- 3. K. Chakraborty and <u>P. Mazumder</u>, "Fault Tolerance and Reliability Aspects of Random-Access Memories," *Prentice Hall*, 2002. (440 pages).
- 4. V. Ramachandran and <u>P. Mazumder</u>, "Handbook for VLSI Routing Serial and Parallel Models", *Tsinghua University Publisher*, 2018 (340 pages).
- 5. <u>P. Mazumder</u> and I. Ebong, "Lectures on Digital Logic Design", *Pan Stanford Publishing*, 2018 (550 pages).
- 6. N. Zheng and <u>P. Mazumder</u>, "Learning in Energy-Efficient Neuromorphic Computing: Algorithm and Architecture Co-Design", *John Wiley and Sons*, 2018 (275 pages).

#### **Books under Preparation**

- 7. <u>P. Mazumder</u>, Y. Yalcin, I. Ebong, and W.H. Lee, "Neuromorphic Circuits for Nanoscale Devices," *Springer Verlag*, 2018 (300 pages).
- 8. <u>P. Mazumder</u>. K. Song, X. Zhao and M. Aghdajani, "Terahertz Spoof Plasmonics: Theory and Applications," (Publisher to be decided).
- 9. <u>P. Mazumder</u>, S. Kulkarni, A. Gonzalez, S. Mohan, and M. Bhattcharya, "Quantum Electronic Devices: Modeling and Circuits," (Publisher to be decided).

## **Edited Books & Other Categories**

- 10. R. Rajasuman (Editor) and <u>P. Mazumder</u> (Editor), "Semiconductor Memories: Testing and Reliability", *Computer Science Press*, May 1998.
- 11. R. J. Lomax (Editor) and <u>P. Mazumder</u> (Editor), "Great Lakes Symposium on VLSI, 1999", *Computer Science Press*, March 1999.
- 12. <u>P. Mazumder,</u> "Introduction to Digital Systems", Video Book on DVD, produced at MGM Studio (Orlando, Florida), *Laureate Education, Inc.*, 2005.
- 13. P. Mazumder and K. Shahookar, "MathGuru Tutorial" for K-12 Education Software.

## **B.** Reviewed Journal Publications

#### SEMICONDUCTOR MEMORIES

#### Dynamic Random Access Memory (DRAM)

- P. Mazumder, J. H. Patel and W. K. Fuchs, "Methodologies for Testing Embedded Content-Addressable Memories", *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 7, No. 1, Jan. 1988, pp. 11-20.
- 15. <u>P. Mazumder</u>, "Parallel Testing of Parametric Faults in a Three-Dimensional Dynamic Random-Access Memory", *IEEE Journal of Solid-State Circuits*, Vol. 23, No. 4, Aug. 1988, pp. 933-942.
- 16. <u>P. Mazumder</u> and J. H. Patel, "Parallel Testing of Pattern-Sensitive Faults in Random-Access Memory", *IEEE Transactions on Computers*, Vol. 38, No 3, Mar. 1989, pp. 394-404.
- P. Mazumder and J. H. Patel, "An Efficient Built-In Self-Testing Algorithm for Random-Access Memory", *IEEE Transactions on Industrial Electronics* (Special Issue on Testing) Vol. 36, No. 3, May 1989, pp. 394-407.
- 18. J. S. Yih and <u>P. Mazumder</u>, "Circuit Behavior Modeling and Compact Testing Performance Evaluation", *IEEE Journal of Solid-State Circuits*, Vol. 26, No. 1, Jan. 1991, pp. 62-65.
- 19. <u>P. Mazumder</u> and J. H. Patel, "A Comprehensive Study of Random Testing for Embedded RAM's Using Markov Chains", *Journal of Electronic Testing: Theory and Applications*, Vol. 3 No. 4, Nov. 1992, 235-250.
- 20. <u>P. Mazumder</u> and J. P. Hayes, "Testing and Improving the Testability of Multi-megabit Memories", *IEEE Design and Test of Computers*, Vol. 10, Issue 1, Mar. 1993, pp. 6-7.
- <u>P. Mazumder</u>, J. H. Patel and J. A. Abraham, "A Reconfigurable Parallel Signature Analyzer for Concurrent Error Correction in Dynamic Random-Access Memory", *IEEE Journal of Solid-State Circuits*, Vol. 25, No. 3, Jun. 1990, pp. 866-870.
- P. Mazumder and J. Yih, "Restructuring of Square Processor Arrays by Built-in Self-Repair Circuit," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 12, No. 9, Sept. 1993, pp. 1255-1265.
- 23. <u>P. Mazumder</u>, "A New On-Chip ECC Circuit for Correcting Soft Errors in DRAM's with Trench Capacitors," *IEEE Journal of Solid-State Circuits*, Vol. 27, No. 11, Nov. 1992, pp. 1623-1633.
- R. Venkateswaran, <u>P. Mazumder</u> and K. G. Shin, "On Restructuring of Hexagonal Arrays," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 11, No. 12, Dec. 1992, pp. 1574-1585.
- <u>P. Mazumder</u>, "Design of a Fault-Tolerant Three-Dimensional Dynamic Random-Access Memory with On-Chip Error-Correcting Circuit," *IEEE Transactions on Computers*, Vol. 42, No. 12, Dec. 1993, pp. 1453-1468.
- H. Zhang, <u>P. Mazumder</u>, L. Ding, and K. Yang, "Performance Modeling of Resonant Tunneling Random-Access Memories," *IEEE Transactions on Nanotechnology*, July 2005, pp. 472-480.

#### Static Random Access Memory (SRAM)

27. K. Chakraborty and <u>P. Mazumder</u>, "New March Tests for Multi-port RAM Devices," *JETTA: Journal on Electronic Testing: Theory and Applications*, Vol. 16, No. 4, Aug. 2000, pp. 389-396.

- S. Mohan and <u>P. Mazumder</u>, "Analytical and Simulation Studies of Failure Modes in SRAM's Using High-Electron Mobility Transistors", *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 12, No. 12, Dec. 1993, pp. 1885-1896.
- 29. K. Chakraborty and <u>P. Mazumder</u>, "Technology and Layout Related Testing in Static Random-Access Memories", *Journal of Electronic Testing: Theory and Applications*, Vol. 5, Issue 4, Aug. 1994, pp. 347-365.
- K. Chakrabaorty, M. Bhattacharya, S. Kulkarni, A. Gupta and <u>P. Mazumder</u>, "BISRAMGEN: A Built-In Self-Repairable SRAM and DRAM Compiler," *IEEE Transactions on VLSI Systems*, Vol. 9, No. 2, Apr. 2001, pp. 352-364.
- 31. J. Kim and <u>P. Mazumder</u>, "A Robust 12T SRAM Cell with Improved Write Margin for Ultra-Low Power Applications in 40 nm CMOS", *Integration, the VLSI Journal*, Vol. 57, pp 1-10, March 2017.
- 32. N. Zheng and <u>P. Mazumder</u>, "Modeling and Mitigation of Static Noise Margin Variation in Subthreshold SRAM Cells", "*IEEE Transactions on Circuits and Systems*" to appear in 2017

#### Nonvolatile Semiconductor Memory (NVSM)

- M. Barangi and <u>P. Mazumder</u>, "Straintronics-based Random-Access Memory as Universal Data Storage Devices," *IEEE Transactions on Magnetics*, Vo. 51, No. 5, May 2015.
- Y. Yilmaz and <u>P. Mazumder</u>, "Nonvolatile Nanopipelining Logic Using Multiferroic Single-Domain Nanomagnets," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, Vol.21, No.7, pp.1181-1188, July 2013.
- M. Barangi and <u>P. Mazumder</u>, "Straintronics: A Leap Toward Ultimate Energy Efficiency of Magnetic Random-Access Memories", *IEEE Nanotechnology Magazine*, Vol. 9, No. 3, Sept. 2015, pp. 15-24.
- M. Barangi and <u>P. Mazumder</u>, "Straintronics-based True Random Number Generator for High-Speed and Energy-Limited Applications," *IEEE Transactions on Magnetics*, 52(1), 2016: 1-9.
- M. Barangi and <u>P. Mazumder</u>, "Effect of Temperature Variations and Thermal Noise on the Static and Dynamic Behavior of Straintronics Devices," *Journal of Applied Physics*, 118(17), 2015: 173902.
- M. Barangi and <u>P. Mazumder</u>, "Straintronics-Based Magnetic Tunneling Junction: Dynamic and Static Behavior Analysis and Material Investigation," *Applied Physics Letters*, 104(16), 2014: 162403.
- Y. Yilmaz and <u>P. Mazumder</u>, "A Drift-Tolerant Read/Write Scheme for Multi-Level Memristor Memory", *IEEE Transactions on Nanotechnology*, Volume: 16, Issue: 6, pp. 1016 – 1027, Nov. 2017.
- M. Barangi, M. Erementchoulk and <u>P. Mazumder</u>, "Towards developing a compact model for magnetization switching in straintronics magnetic random access memory devices," *Journal of Applied Physics*, 120(7), 2016: 073901.
- 41. Ebong, I and <u>P. Mazumder</u>, "Self-Controlled Writing and Erasing in a Memristor Crossbar Memory," *IEEE Transactions on Nanotechnology*, Vol.10, No.6, pp.1454-1463, Nov. 2011.
- 42. S. Duan, X. Hu, L. Wang, C. Li, and <u>P. Mazumder</u>, "Memristor-Based RRAM with Applications" *Science China Information Sciences*, 2012, 55(6): 1446–1460.
- 43. A. Gupta, K. Chakraborty and <u>P. Mazumder</u>, "FTROM: A Silicon Compiler for Fault-Tolerant ROMs," *Integration, the International VLSI Journal*, Vol. 26, No. 1-2, Dec. 1998.
- 44. L. Sun, N. Zheng, T. Zhang and <u>P. Mazumder</u>, "Fault Modeling and Parallel Testing for 1T1M Memory Array," *IEEE Transactions on Nanotechnology*, February 2018.

#### **BIO-INSPIRED VLSI DESIGN**

#### **Genetic Algorithm Based VLSI Design Automation**

- K. Shahookar and <u>P. Mazumder</u>, "A Genetic Approach to Standard Cell Placement with Meta-Genetic Parameter Optimization," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 9, No. 5, May 1990, pp. 500-511.
- S. Mohan and <u>P. Mazumder</u>, "WOLVERINES: A Distributed Standard Cell Placement Tool," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 12, No. 9, Sept. 1993, pp. 1312-1326.
- K. Shahookar, W. Khamisani, <u>P. Mazumder</u>, S.M. Reddy, "Genetic Beam Search for Gate Matrix Placement," *IEE Proceedings-E: Computers and Digital Techniques*, Vol. 141, No. 2, Mar. 1994, pp. 123-128.
- H. M. Chan, <u>P. Mazumder</u> and K. Shahookar, "Macro-Cell and Module Placement by Genetic Optimization with Bit-Map Represented Crossover Operators," *Integration, the International VLSI Journal*, Dec. 1991, pp. 49-77.
- 49. H. Esbensen and <u>P. Mazumder</u>, "Viking: Macro-cell Placement by Genetic Algorithm," *IEE Proceedings-E: Computers and Digital Techniques.*

#### **Connectionist or Neuromorphic VLSI Design**

- 50. M.D. Smith and <u>P. Mazumder</u>, "Analysis and Design of Hopfield-type Network for Built-in Self-Repair of Memories," *IEEE Transactions on Computers*, Vol. 45, No. 1, Jan. 1996, pp. 109-115.
- <u>P. Mazumder</u> and J. Yih, "A New Built-in Self-Repair Approach to VLSI Memory Yield Enhancement by Using Neural-Type Circuits," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 12, No. 1, Jan. 1993, pp. 124-136.
- 52. J. Yih and <u>P. Mazumder</u>, "A Neural Network Design for Circuit Partitioning," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 9, No. 12, Dec. 1990, pp. 1265-1271.
- 53. W. H. Lee and <u>P. Mazumder</u>, "Color Image Processing Using Multi-Peak RTD's", *ACM Journal of Emerging Technologies in Computing Systems*, Vol. 9 No. 3, September 2013 (20 pages).
- 54. W.H. Lee and <u>P. Mazumder</u>, "Motion Detection by Quantum Dots Based Velocity-Tuned Filter", *IEEE Transactions on Nanotechnology*, Vol. 7, No. 3, May 2008, pp. 357-362.
- 55. Y. Yilmaz and <u>P. Mazumder</u>, "Image Processing by a Programmable Grid Compromising Quantum-Dots and Memristor," *IEEE Transactions on Nanotechnology*, Vol.12, No.6, pp. 879-887, November 2013.
- S. Duan, X. Hu, L. Wang, and <u>P. Mazumder</u>, "Memristive Cellular Neural/Nonlinear Network: Design, Analysis and Applications", *IEEE Transactions on Neural Networks and Learning Systems*, Vol. 26, No. 6, July 2014, pp. 1202-1213.
- <u>P. Mazumder</u>, S. R. Li and I. Ebong, "Tunneling Based Cellular Nonlinear Network Architectures for Image Processing", *IEEE Transactions on VLSI*, Vol. 17, No. 4, pp. 487-495, April 2009.
- 58. S. H. Jo, T. Chang, I. Ebong, B. B. Bhadviya, <u>P. Mazumder</u> and W. Lu, "Nanoscale Memristor Device as Synapse in Neuromorphic Systems," *Nano Letters Journal*, Vol. 10, No. 3, 5 pages, March 2010.

- 59. I. Ebong, and <u>P. Mazumder</u>, "Memristor based STDP Learning Network for Position Detection," *Proceedings of the IEEE*, Vol. 100, No. 6, pp. 2050–2060, June 2012.
- 60. <u>P. Mazumder</u>, S. M. Kang, and R. Waser, "Memristors: Device, Model, and Applications," *Proceedings* of the IEEE, Vol. 100, No. 6, pp. 1911-1919, June 2012.
- P. Mazumder, D Hu, I. Ebong, X. Zhang, Z. Xu, and S. Ferrari, "Digital Implementation of a Spiking Neural Network Capable of Spike-Timing Dependent Plasticity," *Integration – VLSI Journal*, Vol. 54, pp. 109-117, 2016.
- N. Zheng and <u>P. Mazumder</u>, "Hardware-Friendly Actor-Critic Reinforcement Learning Through Modulation of Spiking-Timing Dependent Plasticity," *IEEE Transactions on Computers*, Vol. 66, No. 2, Feb. 1 2017.
- J. Kim and <u>P. Mazumder</u>, "Energy-Efficient Hardware Architecture of Self-Organizing Map (SOM) for ECG Clustering in 65nm CMOS", *IEEE Transactions on Circuits and Systems II*, Vol. 64, Issue 9, pp. 1097-1101, Sept 2017.
- 64. N. Zheng and P. Mazumder, "An Efficient Eligible Error Locator Polynomial Searching Algorithm and Hardware Architecture for One-Pass Chase Decoding of BCH Codes," in *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 64, no. 5, pp. 580-584, May 2017.
- 65. N. Zheng and P. Mazumder, "Online Supervised Learning for Hardware-Based Multilayer Spiking Neural Networks Through the Modulation of Weight-Dependent Spike-Timing-Dependent Plasticity," in *IEEE Transactions on Neural Networks and Learning Systems*, vol. PP, no. 99, pp. 1-16.
- 66. N. Zheng and P. Mazumder, "A Scalable Low-Power Reconfigurable Accelerator for Action-Dependent Heuristic Dynamic Programming," in *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. PP, no. 99, pp. 1-12.
- 67. N. Zheng and P. Mazumder, "Learning in Memristor Crossbar-Based Spiking Neural Networks through Modulation of Weight Dependent Spike-Timing-Dependent Plasticity," in *IEEE Transactions on Nanotechnology*, to appear in 2018.

#### EVOLUTIONARY CMOS VLSI DESIGN

- R. Venkateswaran and <u>P. Mazumder</u>, "Hexagonal Array Machine for Multi-Layer Wire Routing," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 9, No. 10, Oct. 1990, pp. 1096-1112.
- 69. K. Shahookar and <u>P. Mazumder</u>, "VLSI Cell Placement Techniques," *ACM Computing Surveys*, Vol. 23, No. 2, June 1991, pp. 143-220.
- K. Shahookar and <u>P. Mazumder</u>, Japanese translation of VLSI Cell Placement Techniques, *Bit: Computer Science '91, Kyoritsu Shuppan Co., Ltd.*, Tokyo, Japan, 1991.
- 71. <u>P. Mazumder</u>, "Decomposition Strategies for Quad-tree Data Structure," *Journal of Computer Vision*, *Graphics, and Image Processing*, Academic Press, June 1987, pp. 258-274.
- 72. <u>P. Mazumder</u>, "Layout Optimization for Yield Enhancement in On-Chip VLSI/WSI Parallel Processing," *IEE Proceedings-E: Computers and Digital Techniques.* Vol. 139, No. 1, Jan. 1992, pp. 21-28.
- 73. R. Venkateswaran and <u>P. Mazumder</u>, "DA Techniques for PLD and FPGA Based Systems," *Integration, the International VLSI Journal*, Vol. 17, Dec. 1994, pp. 191-240.

- R. Venkateswaran and <u>P. Mazumder</u>, "CHiRPS: A General-area Parallel Multi-layer Routing System," *IEE Proceedings-E: Computers and Digital Techniques*, Vol. 142, No. 3, May 1995, pp. 208-214.
- 75. <u>P. Mazumder</u> and J. Tartar, "Planar Topologies for Tree Representation," *Congressus Numerantium*, Vol. 46, May 1985, pp. 173-186.
- L. Ding, D. Blaauw and <u>P. Mazumder</u>, "Accurate Estimation of Crosstalk Using Effective Coupling Capacitance," *IEEE Transactions on Computer-Aided Design of Integrated Systems*, Vol. 22, No.5, May 2003, pp.627-634.
- Q.W. Xu, Z. Li, <u>P. Mazumder</u> and J. Mao, "Time-domain Modeling of High-speed Interconnects by Modified Method of Characteristics," *IEEE Transactions on Microwave Theory and Techniques*, Vol. 48, No. 2, Feb. 2000, pp. 323-327.
- 78. Q.W. Xu and <u>P. Mazumder</u>, "Modeling of Lossy Multiconductor Transmission Lines," *IEEE Transactions* on *Microwave Theory and Techniques*, Vol. 50, No. 10, pp 2233-2246, Oct. 2002.
- Q.W. Xu and <u>P. Mazumder</u>, "Equivalent-Circuit Interconnect Modeling Based on the Fifth-Order Differential Quadrature Methods," *IEEE Transactions on VLSI Systems*, Vol.11, No.6, Dec. 2003, pp.1068-1079.
- L. Ding and <u>P. Mazumder</u>, "Simultaneous Switching Noise Analysis Using Application Specific Device Modeling," *IEEE Transactions on VLSI* Systems. Vol.11, No.6, Dec.2003, pp.1146-1152.
- A. F. Gonzalez and <u>P. Mazumder</u>, "Redundant Arithmetic: Algorithms and Implementations," *INTEGRATION, the International VLSI Journal*, Vol. 30, Dec. 2000, pp. 13-53.
- 82. L. Ding and <u>P. Mazumder</u>, "On Optimal Tapering of FET Chains in High-Speed CMOS Circuits", *IEEE Transactions on Circuits and Systems*, Vol. 48, No. 12, Dec. 2001, pp. 1099-1109.
- 83. L. Ding and <u>P. Mazumder</u>, "On Circuit techniques to Improve Noise Immunity of CMOS Dynamic Logic," *IEEE Transactions on VLSI Systems*, Vol. 12, No. 9, pp. 910-925, Sept. 2004.
- Q.W. Xu and <u>P. Mazumder</u>, "Efficient Modeling of Transmission Lines with Electromagnetic Wave Coupling by Using the Finite Difference Quadrature Method", *IEEE Transactions on VLSI Systems*, Vol. 15, No. 12, Dec. 2007, pp. 1289-1302.
- 85. <u>P. Mazumder</u>, "Evaluation of On-Chip Static Interconnection Networks," *IEEE Transactions on Computers*, C-36, Mar. 1987, pp. 365-369.
- B. Wang and <u>P. Mazumder</u>, "Accelerated Chip-level Thermal Analysis Using Multilayer Green's Function," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 26, No. 2, Feb. 2007, pp. 325-244.
- R. Venkateswaran and <u>P. Mazumder</u>, "Design of a Coprocessor for Accelerating Maze Routing in VLSI and PCB Layouts," *IEEE Transactions on VLSI Systems*, Mar. 1993, Vol. 1, No. 1, pp. 31-45.
- 88. N. Zheng and <u>P. Mazumder</u>, "An Efficient Eligible Error Locator Polynomial Searching Algorithm and Hardware Architecture for One-Pass Chase BCH Code Decoding," *IEEE Transactions on Circuits and Systems of Integrated Circuits II*, to appear in 2016.
- P. Mazumder, "An Economical Design of Programmable Seven Segments to Decimal Decoder," *Electronic Design News*, Apr. 1987, pp. 222-224, (Design Ideas Prize Winner).
- 90. <u>P. Mazumder</u>, "Satellite Communications versus Submarine Cables for Long Distance Links," *IETE Journal A Special Issue on TV Communication in India*, 1976 (Best Student Paper Award Winner).

91. J. Kim and <u>P. Mazumder</u>, "Energy-Efficient Hardware Architecture of Self-Organizing Map (SOM) for ECG Clustering in 65 nm CMOS," *IEEE Trans. on Circuits and Systems II*, 2017.

#### **REVOLUTIONARY VLSI TECHNOLOGIES**

#### **QUANTUM TUNNELING DEVICES & SYSTEMS**

- J. P. Sun, G. I. Haddad, <u>P. Mazumder</u> and J. Schulman, "Resonant Tunneling Diodes: Device and Modeling," *Proceedings of the IEEE*, Vol. 86, No. 4, Apr. 1998, pp. 641-663.
- 93. <u>P. Mazumder</u>, S. Kulkarni, G. I. Haddad, and J. P. Sun, "Digital Applications of Quantum Tunneling Devices," *Proceedings of the IEEE*, Vol. 86, No. 4, Apr. 1998, pp. 664-688.
- L. Ding and <u>P. Mazumder</u>, "Noise-Tolerant Quantum MOS Circuits Using Resonant Tunneling Devices," *IEEE Trans. on Nanotechnology*, Vol. 3, No. 1, Mar. 2004, pp. 134-146.
- 95. A. Seabaugh and <u>P. Mazumder</u>, "Quantum Devices and Their Applications," *Proceedings of the IEEE*, Vol. 7, No. 4, April 1999.
- T. Ueymura and <u>P. Mazumder</u>, "Design and Analysis of Resonant-Tunneling-Diode (RTD) Based High Performance Memory System," *IEICE Transactions on Electronics* (Special Issue on Integrated Electronics and New System Paradigms), Vol. E82-C, No. 9, Sept. 1999.
- 97. M. Bhattacharya and <u>P. Mazumder</u>, "Analysis and Simulation of RTD and HBT Based Threshold Gate Logic," *IEEE Trans. on Circuits and Systems II*, Vol. 47, No. 10, Oct. 2000, pp. 1080-1085.
- M. Bhattacharya and <u>P. Mazumder</u>, "Augmentation of SPICE for simulation of RTD Based Circuits," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 20, No. 1, Jan, 2001, pp. 39-50.
- A. F. Gonzalez, M. Bhattacharya, S. Kulkarni, and <u>P. Mazumder</u>, "CMOS Implementation of a Multiple-Valued Logic Signed-Digit Adder Based on Negative Differential-Resistance Devices," *IEEE Journal of Solid-State Circuits*, Vol. 36, No. 6, June 2001, pp. 924-932.
- 100.A. F. Gonzalez and <u>P. Mazumder</u>, "Multiple-Valued Signed-Digit Adder Using Negative Differential-Resistance Devices," *IEEE Transactions on Computers*, Vol. 47, No. 9, Sept. 1998, pp. 947-959.
- 101.S. Mohan, <u>P. Mazumder</u>, G. I. Haddad, R. Mains, and J. P. Sun, Ultra-fast Pipelined Adders Using Resonant Tunneling Transistors, *IEE Electronics Letters*, Vol. 27, No. 10, May 1991, pp. 830-831.
- 102.G. I. Haddad and <u>P. Mazumder</u>, "Tunneling Devices and Their Applications in High-Functionality/Speed Digital Circuits," *Journal of Solid State Electronics*, Vol. 41, No. 10, Oct. 1997, pp. 1515-1524.
- 103.S. Mohan, <u>P. Mazumder</u> and G. I. Haddad, "A Sub-nanosecond 32-bit Multiplier Using Negative Differential Resistance Devices," *IEE Electronics Letters*, Oct. 1991, Vol. 27, No. 21, pp. 1929-1931.
- 104.S. Mohan, <u>P. Mazumder</u>, G.I. Haddad and W. L. Chen, "Pico Second Pipelined Adder Using Three-Terminal NDR Devices," *IEE Proceedings-E: Computers and Digital Techniques*, Vol. 141, No. 2, Mar. 1994, pp. 104-110.
- 105.S. Mohan, <u>P. Mazumder</u>, G. I. Haddad, R. Mains, and S. Sung, "Logic Design Based on Negative Differential Resistance Characteristics of Quantum Electronic Devices," *IEE Proceedings-G: Electronic Devices*, Vol. 140, No. 6, Dec. 1993, pp. 383-391.

- 106.E. Chan, S. Mohan, <u>P. Mazumder</u> and G. I. Haddad, "Compact Multiple-valued Multiplexers Using Negative Differential Resistance," *IEEE Journal of Solid-State Circuits*, Vol. 31, No. 8, Aug. 1996, pp. 1151-1156.
- 107.E. Chan, M. Bhattacharya and <u>P. Mazumder</u>, "Mask Programmable Multi-Valued Logic Gate Arrays Using Resonant Tunneling Devices," *IEE Proceedings-E: Computers and Digital Techniques*, Vol. 143, No. 5, Oct. 1996, pp. 289-294.
- 108.S. Mohan, J.P. Sun, <u>P. Mazumder</u> and G. I. Haddad, "Device and Circuit Models for Resonant Tunneling Devices for Circuit Simulation," *IEEE Transactions on Computer-Aided Design of Integrated Circuits* and Systems, Vol. 140, No. 6, June 1995, pp. 653-662.
- 109. P. Mazumder, J.P. Sun, S. Mohan and G.I. Haddad, "DC and Transient Simulation of Resonant Tunneling Devices in NDR-SPICE," *Institute of Physics*, No. 141, Sept. 1994, pp. 867-872.
- 110.W. Wang, N. Gu, J.P. Sun, and <u>P. Mazumder</u>, "Gate Current Modeling of High-K Stack Nanoscale MOSFETs," *Solid-State Electronics*, vol. 50, pp. 1489-94, Oct. 2006.
- 111.P. Fay, P. Mazumder, et al., "Digital Integrated Circuit Based on Monolithically Integrated In-AlAs/InGaAs/InP HEMT's and InAs/AlSb/GaSb Resonant Interband Tunneling Diodes," *Electronics Letters*, Vol. 37, No. 12, June 2001, pp. 758-759.
- 112.M. Rajagopalan and <u>P. Mazumder</u>, "Tunneling through Finite Quantum Dot Super-lattices" *AJSE* (Springer), Vol. 39, No. 3, pp. 1863-1879 (Invited).
- 113.J. P. Sun, W. Wang, N. Gu and <u>P. Mazumder</u>, "Gate Current and Capacitance Models of Nanoscale MOSFETs," *IEEE Transactions on Electron Devices*, Vol. 53, No. 12, Dec. 2006, pp. 2950-57.
- 114.M. Erementchouk, <u>P. Mazumder</u>, M. Khan and M. Leuenberger, "Dirac electrons in the presence of a matrix potential barrier: application to graphene and topological insulators," *Journal of Physics on Condensed Matter*, 28(11), 2016: 115501.
- 115. M. Erementchouk and <u>P. Mazumder</u>, "Helicity-dependent scattering in layered Weyl semimetals", *Physics Letters A*, 2017, 6 pages.
- 116.M. Erementchouk and <u>P. Mazumder</u>, "Weyl fermions in cylindrical wires", *Physical Review B*, 97, 2018, 7 pages.

#### **TERAHERTZ TECHONOGY & APPLICATIONS**

- 117.X. Zhao, K. Song and <u>P. Mazumder</u>, "Analysis of Doubly Corrugated Spoof Surface Plasmon Polariton (DC-SSPP) THz Waveguiding Structure with Narrow-band Transmission," *IEEE Transactions on Terahertz Science and Technology*, Vol. 1, May 2012, pp. 345-354.
- 118.K. Song and <u>P. Mazumder</u>, "Nonlinear Spoof Surface Plasmon Polariton Phenomena based on Conductor Metamaterials", *Photonics and Nanostructures - Fundamentals and Applications*, Volume 10, Issue 4, October 2012, Pages 674–679.
- 119.K. Song and <u>P. Mazumder</u>, "Design of Highly Selective Metamaterials for Sensing Platforms," *IEEE Transactions on Sensors*, Vol. 3, No. 9, pp. 3377-3385, 2013.
- 120.M. Aghadjani and <u>P. Mazumder</u>, "Terahertz Switch Based on Waveguide-Cavity-Waveguide Comprising Cylindrical Spoof Surface Plasmon Polariton (C-SSPP)," *IEEE Transactions on Electron Devices*, Vol. 62, No. 4, March 2015, pp. 1312-1318.

- 121. K. Song and <u>P. Mazumder</u>, "One Dimensional Periodic Surface Plasmon Photonic Crystal Slab (SPPCS) for a Nano-Photodiode", *IEEE Transactions on Nanotechnology*, Vol. 9, No. 4, pp. 470-473, July 2010.
- 122. K. Song and <u>P. Mazumder</u>, "Active Terahertz (THz) Spoof Surface Plasmon Polariton (SSPP) Switch Comprising the Perfect Conductor Meta-Material," *IEEE Transactions on Electron Devices*, Vol. 56, 2792-2799, 2009.
- 123. K. Song and <u>P. Mazumder</u>, "Equivalent Circuit Modeling of Non-Radiative Surface Plasmon (SP) Energy Transfer along the Metallic Nanowire (MNW)", *IEEE Transactions on Nanotechnology*, Vol. 10, No. 1, pp. 111-120, January 2011.
- K. Song and <u>P. Mazumder</u>, "An Equivalent Circuit Modeling of a Metallic Nanoparticle Plasmon Wire," *IEEE Transactions on Nanotechnology*, Vol. 8, No. 3, pp. 412-418, May 2009.
- 125. K. Song and <u>P. Mazumder</u>, "Dynamic Terahertz Spoof Surface Plasmon Polariton Switch based on Resonance and Absorption", *IEEE Transactions on Electron Devices*, 58 (7), 2172-76, July 2011.
- 126. Z. Xu and <u>P. Mazumder</u>, "THz Beam Steering with Doped GaAs Phase Modulator and a Design of Spatial-Resolved High-Speed THz Analog-to-Digital Convertor," *IEEE Transaction on Electron Devices*, Vol. 61, No. 6, June 2014, pp. 2195-2202.
- 127.M. Aghdajani and <u>P. Mazumder</u>, "THz Polarizer Controller based on Cylindrical Spoof Surface Plasmon Polariton (C-SSPP)," *IEEE Transaction on Terahertz Science and Technology*, Vol. 5, No. 4, July 2015, pp. 556-563.
- 128.X. Zhao and <u>P. Mazumder</u>, "Bio-Sensing by Mach-Zehnder Interferometer Comprising Doubly-Corrugated Spoofed Surface Plasmon Polariton (DC-SSPP) Waveguide," *IEEE Transactions on Terahertz Science* and Technology, Vol. 2, July 2012, pp. 460-466.
- 129. S. R. Joy, M. Erementchouk, and <u>P. Mazumder</u>, "Spoof surface plasmon resonant tunneling mode with high quality and Purcell factor," *Physical Review B*, vol. 95 (7), Feb 28, 2017.
- M. Aghadjani, M. Erementchouk and <u>P. Mazumder</u>, "Spoof Surface Plasmon Polariton Beam Splitter," *IEEE Transaction on Terahertz Science and Technology* vol. 6, no.6, pp. 832-839, Nov. 2016.
- 131.M. Erementchoulk, S. R. Joy, and <u>P. Mazumder</u>, "Electrodynamics of Spoof Plasmons in Periodically Corrugated Waveguides," *The Royal Society Proceedings A*, Vol. 472, No. 2195, 2016.
- 132.M. Aghdajani, F. Lan, <u>P. Mazumder</u>, "Fano-resonance based metamaterial THz sensor," *Optics Express*, to appear in 2018.
- 133.M. Aghdajani, M. Erementchouk, and <u>P. Mazumder</u>, "Force distribution inside the spoof surface plasmon polariton waveguide," *Journal of the Optical Society of America B*, to appear in 2018.
- 134.M. Aghadjani, M. Erementchouk, and P. Mazumder "Spatial accumulation of phase difference in spoof plasmon based Mach–Zehnder Interferometer," *Optics Communications*, 410, March 2018, pp. 248-253.
- 135.F. Lan, Z. Yang, <u>P. Mazumder</u>, Z. Shi, L. Meng, D. Liu, and W. Fu, "Ka-band relativistic diffraction generator with a tapered coaxial Bragg reflector," *AIP Advances*, Vol. 7, No. 11, Nov. 2017.
- 136.M. Shi, F. Lan, <u>P. Mazumder</u>, M. Aghdajani, Z. Yang, L. Meng, and J. Zhou, "Enhanced quadrupleresonant terahertz metamaterial with asymmetric hybrid resonators," *Optical Materials*, Jan 2018, pp. 533-537.
- 137.S.R. Joy, H. Yu, M. Erementchouk, and <u>P. Mazumder</u>, "Spoof Plasmon Interconnects-- Communications beyond RC Limit", *IEEE Transaction on Communications* (to appear).

#### **Journal Papers under Review**

- 138.J. Kim, N. Zheng, Y. Yilmaz, and <u>P. Mazumder</u>, "A 2.4 GHz ISM-Band 6.1 μW 10-bit Wireless Sensor Node Chip Design for Ultra-low-voltage Bio-signal Sensing Applications with On/Off Keying Modulation in 65nm CMOS", *Integration, the VLSI Journal.*
- 139.N. Talati and P. Mazumder, "Resistive Memory Architectures and Programming Techniques," *Integration VLSI Journal.*
- 140.F. Lan, <u>P. Mazumder</u>, M. Shi, Z. Yang, and L. Meng, "A multiband terahertz metamaterial based on strong near-field coupling mechanism," *Applied Physics Letters* (submitted).
- 141.F. Lan, <u>P. Mazumder</u>, F. Luo, Z. Yang, L. Wang, A.R. Khan, Z. Shi, "Enhanced Ultrasensitive Dual-band Microfludic Terahertz Sensor with Hybrid Metamaterial Perfect Absorber", *Biomedical Optics Express*, 2018.
- 142.H. Zeng, F. Lan, <u>P. Mazumder</u>, Z. Yang, et al., "Terahertz Dual-Polarization Anomalous Reflection via Anisotropic Matrix Metasurface", *Adv. Opt. Matter.* 2018.
- 143.F. Lan, <u>P. Mazumder</u>, et al., "Design of Broadband Linearly Polarized to Circularly Polarized Transformation Reflect Array In Terahertz Waveband", *Light: Science & Applications*, 2018.
- 144.F. Lan, <u>P. Mazumder</u>, et al. "Terahertz Multiband Switching Polarization Converter Based on HEMT-Embedded Net-Grid Metasurface", *Advanced Optical Materials*, 2018.
- 145.F. Lan, Z. Yang, <u>P. Mazumder</u>, et al. "Fast Terahertz Coding Metasurface Integrated with HEMT Switch Array", *Nano Letters*, 2018.
- 146.S.R. Joy, H. Yu, and <u>P. Mazumder</u>, "Properties of Spoof Plasmon in Thin Structures", *Proceedings of Royal Society A*, (under review).

## C. Book Chapters

- 147.K. Shahookar and <u>P. Mazumder</u>, "Standard Cell Placement and the Genetic Algorithm", Book chapter in "Advances in Computer-Aided Engineering Design, Vol. II", I. N. Hajj (editor), *Jai Press*, Greenwich, Connecticut, 1990, pp. 159-234.
- 148. W. K. Fuchs, M. F. Chang, S. Y. Kuo, <u>P. Mazumder</u> and C. B. Stunkel, "The Impact of Parallel Architecture Granularity on Yield", Book chapter in "Designing for Yield," Moore, Strowjas and Maly (editors), *Adam Hilger Publisher*, 1988.
- 149.<u>P. Mazumder</u>, "Design of a Fault-Tolerant DRAM with New On-Chip ECC", Book Chapter in "Defects and Fault Tolerance in VLSI Systems", I. Koren (editor), *Plenum Press*, 1989.
- 150.H. Chan and <u>P. Mazumder</u>, "A Systolic Architecture for High-Speed Hyper-graph Partitioning Using a Genetic Algorithm", Book Chapter in "Progress in Evolutionary Computation", Vol. 956, *Springer- Verlag*, Heildelberg, 1995, pp. 109-126.

#### **D. Reviewed Archival Conference Publications**

Generally these conferences have acceptance ratio between 15% and 35% and they require rigorous review of full paper before the decision on a paper is made. The conference publications are pertaining to work performed under various sponsored research program as indicated below.

- 151.<u>P. Mazumder</u>, J. H. Patel and W. K. Fuchs, "Design and Algorithms for Parallel Testing of Random-Access and Content-Addressable Memory," *Proceedings ACM/IEEE 24th Design Automation Conference*, Florida, Jun. 1987, pp. 688-694 (nominated for the Best Paper Award).
- 152.<u>P. Mazumder</u>, "Evaluation of Three Interconnection Networks for CMOS VLSI Implementation," *Proceedings IEEE International Conference on Parallel Processing*, St. Charles, Illinois, Aug. 1986, pp. 200-207.
- 153.<u>P. Mazumder</u> and J. H. Patel, "Methodologies for Testing Embedded Content-Addressable Memories," *Proceedings IEEE 17th International Symposium on Fault-Tolerant Computing*, Jul. 1987, Pittsburgh, Pennsylvania, pp. 270-275.
- 154. P. Mazumder, "A Novel Universal Seven-Segment-to-Decimal Decoder," Proceedings IEEE 6th Biennia University, Government and Industry Microelectronics (UGIM) Conference, Alabama, Jun. 1985, p. 149.
- 155. <u>P. Mazumder</u> and J. H. Patel, "An Efficient Built-In Self-Testing Algorithm for Random-Access Memory," *Proceedings IEEE International Test Conference*, Sep. 1987, pp. 1072-1077.
- 156.<u>P. Mazumder</u> and J. H. Patel, "A Novel Fault-Tolerant Design of Testable Dynamic Random-Access Memory," *Proceedings IEEE International Conference on Computer Design*, New York, Oct. 1987, pp. 306-309.
- 157.<u>P. Mazumder</u> and J. Tartar, "Planar Topologies for Tree Representation," *Proceedings 14th Annual Conference on Numerical Mathematics and Computing Science*, Winnipeg, Canada, Sep. 1984.
- 158.<u>P. Mazumder</u> "On-Chip Double-Error-Correction Coding Circuit for Three-Dimensional DRAM's," *Proceedings IEEE International Test Conference*, Sep. 1988, Washington, pp. 279-288.
- 159.<u>P. Mazumder</u>, "A New Strategy for Oct-tree Representation of Three-Dimensional Objects," *Proceedings IEEE Conference on Computer Vision and Pattern Recognition*, Jun. 1988, Ann Arbor, pp. 270-275.
- 160. <u>P. Mazumder</u>, "An Efficient Design of Embedded Memories for Random Pattern Testability," *Proceedings IEEE International Conference on Wafer Scale Integration*, Jan. 1989, San Francisco, pp. 230-237.
- 161.<u>P. Mazumder</u> and J. H. Patel, "Parallel Testing of Parametric Faults in DRAM", *Fifth Conference on Advanced Research in Very Large Scale Systems*, Massachusetts Institute of Technology, 1988.
- 162.<u>P. Mazumder</u> and J. Yih, "Fault-Diagnosis and Self-Repairing of Embedded Memories by Using Electronic Neural Network," *Proceedings IEEE 19th Fault-Tolerant Computing Symposium*, Chicago, Jun. 1989, pp. 270-277.
- 163.J. Yih and <u>P. Mazumder</u>, "A Neural Network Design for Circuit Partitioning," *Proceedings ACM/IEEE* 26<sup>th</sup> Design-Automation Conference, Las Vegas, Jun. 1989, pp. 406-411.
- 164.R. Venkateswaran and <u>P. Mazumder</u>, "Hexagonal Array Machine for Multi-Layer Wire Routing," *Proceedings IEEE International Conference on Computer-Aided Design*, Nov. 1989.
- 165.K. Shahookar and <u>P. Mazumder</u>, "A Genetic Approach to Standard Cell Placement with Meta-Genetic Parameter Optimization," *Proceedings IEEE European Design Automation Conference*, Glasgow, England, Mar. 1990, pp. 370-378.
- 166.R. B. Panwar and <u>P. Mazumder</u>, "A Parallel Karmarkar Algorithm Implemented on Orthogonal Tree Networks," *Proceedings International Parallel Processing Conference*, Aug. 1990, Vol. 3., pp. 270-273.

- 167. <u>P. Mazumder</u> and J. Yih, "Built-In Self-Repair Techniques for Yield Enhancement of Embedded Memories," *Proceedings IEEE International Test Conference*, Sep. 1990, pp. 833-841.
- 168.S. Mohan and <u>P. Mazumder</u>, "Wolverine: A Distributed Standard Cell Placement Tool," *Proceedings IEEE European Design Automation Conference*, Hamburg, Germany, Sep. 1992.
- 169.R. Venkateswaran, <u>P. Mazumder</u> and K. G. Shin, "On Restructuring of Hexagonal Processor Arrays," *IEEE Intl. Conf. on Defect and Fault Tolerance in VLSI Systems,* Pittsburgh, Nov. 1991.
- 170.<u>P. Mazumder</u> and J. Yih, "Processor Array Self-Reconfiguration by Neural Networks," *IEEE Intl. Wafer Scale Integration*, Jan. 1992, pp. 55-64.
- 171.S. Mohan and <u>P. Mazumder</u>, "Fault Characterization and Testing of GaAs Static Random-Access Memories using High-Electron Mobility Transistors," *Proceedings on IEEE International Test Conference*, Nashville, Oct. 1991, pp. 665-674.
- 172.K. Shahookar, W. Khamisani, <u>P. Mazumder</u> and S. M. Reddy, "Genetic Beam Search For Gate Matrix Layout," *The Sixth International Conference on VLSI Design*, Jan. 1993, pp. 208-213.
- 173.<u>P. Mazumder</u>, "An integrated built-in self-testing and self-repair of VLSI/WSI hexagonal arrays," *Proceedings International Test Conference 1992*, Baltimore, Sep. 1992, pp. 968-977.
- 174.W.L. Chen, G.I. Haddad, G.O. Munns, S. Mohan <u>and P. Mazumder</u>, "InP-Based Quantum Effect Devices: Device Fabrication and Application in Digital Circuits," *Proceedings on International Electron Device and Material Symposium*, Taipei, Taiwan, Nov. 1992.
- 175.K. Shahookar and <u>P. Mazumder</u>, "Genetic Multiway Partitioning," *Proceedings of the 8th International Conference on VLSI Design*, New Delhi, India, 1995, pp. 365-369.
- 176.H. Esbensen and <u>P. Mazumder</u>, "SAGA : a unification of the genetic algorithm with simulated annealing and its application to macro-cell placement," *Proceedings of 7th International Conference on VLSI Design*, Calcutta, India, Jan. 1994, pp. 211-214.
- 177.H. Esbensen and <u>P. Mazumder</u>, "A Genetic Algorithm for the Steiner Routing Problem in a Graph," *Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC*, Paris, Mar. 1994, pp. 402-406.
- 178.E. Chan, S. Mohan, P. Mazumder and <u>G. I. Haddad</u>, "Multi-valued Multiplexer Design Using Resonant Tunneling Devices and Heterojunction Bipolar Transistors," *Proceedings on Government Microcircuits Application Conference*, San Diego, Nov. 1994.
- 179.S. Mohan, <u>P. Mazumder</u> and G. I. Haddad, "NDR SPICE: A Circuit Simulator for Resonant Tunneling Devices," *Proceedings on IEEE International Compound Semiconductors Conference*, San Diego, Sep. 1994.
- 180.M.D. Smith and <u>P. Mazumder</u>, "Analysis and Design of Hopfield-type Network for Built-in Self-repair of Memories," *Proceedings on Government Microcircuit Application Conference*, San Diego, Nov. 1994.
- 181.E. Chan, <u>P. Mazumder</u> and G.I. Haddad, "Mask Programmable Multi-Valued Logic Gate Arrays Using RTD's and HBT's," *Proceedings on Government Microcircuit Applications Conference*, Orlando, Mar. 1996.
- 182.S. Mohan, <u>P. Mazumder</u> and G. I. Haddad, "A New Circuit Simulator for Negative Resistance Devices," *Proceedings on IEEE Intl. Electron Devices Meeting*, Dec. 1994.

- 183.H. Chan and <u>P. Mazumder</u>, "Genetic Algorithms and Graph Partitioning," *Proceedings on AAAI Conference*, Sydney, Australia, Nov. 1994.
- 184.<u>P. Mazumder</u>, K. Saluja and M. Franklin, "Technology Testing of DRAM's," *Proceedings on IEEE Memory Testing Symposium*, San Jose, Aug. 1995.
- 185.S. Kulkarni, <u>P. Mazumder</u> and G.I. Haddad, "31-bit Parallel Correlators Using RTD's and HBT's," *Proceedings on IEEE Nanoelectronic and Micro-mechanics Conference*, Houston, Nov. 1995.
- 186.S. Kulkarni, <u>P. Mazumder</u> and G.I. Haddad, "An FPGA Implementation of a 31-bit Correlators Design," *Proceedings on IEEE International VLSI 1996 Conference*, Jan. 1996.
- 187.K. Chakraborty and <u>P. Mazumder</u>, "An Efficient, Bus-layout Based Method for Early Diagnosis of Bussed Driver Shorts in Printed Circuit Boards," *Proceedings of the 1996 IEEE/ACM international conference* on Computer-aided design, pp. 685-688, Santa Clara, Nov. 1996.
- 188.A. Gonzalez and <u>P. Mazumder</u>, "High-speed Signed-digit Adder Using RTD's and MOSFET's," *Proceedings on Government Microcircuits Applications Conference*, Las Vegas, Mar. 1997.
- 189.G.I. Haddad and <u>P. Mazumder</u>, "Resonant Tunneling Devices and Their Applications," *Proceedings on IEEE Symposium of Heterostructure Devices*, Sapporo, Japan, Aug. 1996. (Invited)
- 190.<u>P. Mazumder</u>, "Multi-valued Logic Design Using HBT's and RTD's," *Proceedings on Frontiers in Electronics*, Tenerife, Spain, Jan. 1997. (Invited).
- 191.K. Chakraborty and <u>P. Mazumder</u>, "Efficient Marching Algorithms for Testing Multi-port Memories at the Board Level," *Proceedings on IEEE European Design and Test Conference*, Mar. 1997, Paris, France.
- 192. <u>P. Mazumder</u>, "Parallel VLSI-Routing Models for Polymorphic Processors Array (embedded tutorial)," *Proceedings on IEEE International VLSI Conference*, pp. 10-14, Hyderabad, India, Jan. 1997.
- 193.<u>P. Mazumder</u>, "Ultra-fast Circuits and Systems Using Quantum Devices," *Proceedings on Frontiers in Electronics*, pp. 145-150, Tenerife, Spain, Jan. 1997. (Invited)
- 194.<u>P. Mazumder</u> and G.I. Haddad, "Digital Applications of NDR Devices" *Proceedings on IEEE Advanced Heterostructure Devices*, Kona, Hawaii, Dec. 1996. (Invited)
- 195.P. Mazumder, "Genetic Algorithms for Standard and Macro-cell Placement" *Proceedings on INFORMS*, San Diego, May 1997. (Invited).
- 196. <u>P. Mazumder</u>, "Ultra-fast Circuit Design Using Quantum Electronic Devices," *Proceedings On European Circuit Theory and Design Conference*, Budapest, Hungary, Aug. 1997. (Invited)
- 197.A. Gonzalez and <u>P. Mazumder</u>, "Multi-valued Signed Digit Adder Using RTD and CMOS," *Proceedings* On Advanced Research in VLSI Conference, Ann Arbor, Sep. 1997.
- 198. <u>P. Mazumder</u>, M. Bhattacharya, S. Kulkarni, and A. Gonzalez, "Design and Simulation of Resonant Tunneling Diode Circuits," *Proceedings on IEEE International VLSI Conference*, Chennai, India, Jan. 1998.
- 199.S. Kulkarni and <u>P. Mazumder</u>, "Full Adder Circuit Design Using RTD's and MOSFET's," *Proceedings On Govt. Microcircuit Applications Conference*, Arlington, Mar. 1998.
- 200.<u>P. Mazumder</u>, "Quantum Electronic Circuit Design," *Proc on Quantum Functional Devices*, Washington D.C., Nov. 1997. (Invited)

- 201.<u>P. Mazumder</u>, "Testing and Testable Design of SRAM's and DRAM's," *Proceedings on Intel Test Symposium*, Santa Clara, Mar. 1997. (Invited)
- 202. P. Mazumder and A. Seabaugh, "Quantum Electronic Devices: Principles, fabrication and Applications," *Government Microcircuit Applications Conference*, Arlington, Washington D.C., Mar. 1998. (Invited)
- 203.M. Bhattacharya and <u>P. Mazumder</u>, "Noise Margin of Threshold Logic Gates for Resonant Tunneling Diodes," *Proceedings on IEEE 8th Great Lakes Symposium on VLSI*, pp. 65-70, Lafayette, Feb. 1998.
- 204.<u>P. Mazumder</u>, "Built-in self-repair of VLSI Chips Using Neural-type Adaptive Circuits," *Proceedings on SPIE (Application of Neural Networks, Fuzzy Systems, and Evolutionary Computations in Electronic CAD*), July 1998. (Invited)
- 205.<u>P. Mazumder</u>, "Failure Modes in Deep Sub-micron CMOS Memories," *Proceedings on IEEE VLSI Test Symposium*, Monterey, Mar. 1998 (Invited).
- 206.K. Chakraborty, A. Gupta, M. Bhattacharya, S. Kulkarni, and <u>P. Mazumder</u>, "A Physical Design Tool for Built-In Self-Repairable Static RAM's," *Proceedings of IEEE Design and Test Automation in Europe*, pp. 137, Munich, Germany, 1999.
- 207.A. Gupta, K. Chakraborty and <u>P. Mazumder</u>, 'FTROM: A Silicon Compiler for Fault-Tolerant ROMs,' Proceedings of IEEE International Symposium on Defects and Fault Tolerance, Austin, 1998.
- 208.N. Deb, J. Xiong, M. Bhattacharya, S. Kulkarni, and <u>P. Mazumder</u>, "Switching Speed and Power Consumption of Bistable Q-MOS circuits," in *Third IEEE Silicon Nanoelectronics Symposium*, Hawaii, June 1998.
- 209.C. H. Lin, K. Yang, A. F. Gonzalez, J. R. East, <u>P. Mazumder</u>, and G. I. Haddad, "InP-Based High Speed Digital Logic Gates Using an RTD/HBT Structure," in *International Conference on Indium Phosphide* and *Related Materials*, pp. 419-422, Lausane, Switzerland, 1999.
- 210. T. Ueymura and <u>P. Mazumder</u>, "Analysis and Simulation of Sense Amplifier Using RTD's," *Proceedings* On IEEE 9th Great Lakes Symposium on VLSI, Ann Arbor, 1999.
- 211.C. H. Lin, K. Yang, M. Bhattacharya, S. Wang, X. Zhang, J. R. East, <u>P. Mazumder</u>, and G. I. Haddad, "Monolithically Integrated InP-based Minority Logic Gate using an RTD/HBT Heterostructure," *Proceedings on International Conference on InP and Related Materials*, pp. 419-422, Tsukuba, Japan, 1998.
- 212.S. Kulkarni and <u>P. Mazumder</u>, "Prospects for Quantum MOS Digital Logic," in *Proceedings on European Conference on Circuit Theory and Design*, 1999. (Invited)
- 213.S. Kulkarni and <u>P. Mazumder</u>, "Full Adder circuit Design Using RTD's and MOSFET's," *Proceedings On Government Microcircuits Applications Conference*, Washington D.C., 1998.
- 214. P. Mazumder, M. Bhattacharya, S. Kulkarni, and A. Gonzalez, "Design and Simulation of Resonant Tunneling Diode Circuits," *Proceedings on IEEE International VLSI Conference*, 1998, India.
- 215.P. Fay, G.H. Bernstein, D. Chow, J. Schulman, <u>P. Mazumder</u>, W. Willamson and B. Gilbert, "Integration of InAs/AlSb/GaSb Resonant Interband Tunneling Diodes with Heterostructure Field-Effect Transistors for Ultra-High-Speed Digital Circuit Applications," *Proceedings on IEEE 9th Great Lakes Symposium on VLSI*, pp. 162-165, Ann Arbor, 1999.
- 216.<u>P. Mazumder</u> and M. Bhattacharya, "Quantum Spice Simulator Design," in *Proceedings on European Conference on Circuit Theory and Design*, 1999 (Invited).

- 217.A. Gonzalez and <u>P. Mazumder</u>, "Multi-valued Signed Digit Adder Using Quantum Electronic Devices", *Proceedings on Advanced Research on VLSI Conference*, Sept. 1997, Ann Arbor, pp. 96-113.
- 218.A. F. Gonzalez, M. Bhattacharya, C. H. Lin, <u>P. Mazumder</u>, J. R. East, and G. I. Haddad, "High-Speed Digital Circuits Using Resonant-Tunneling Diodes and Heterojunction Bipolar Transistors," *Proceedings* of the Government Microcircuit Applications Conference, March 2000.
- 219.M. Bhattacharya, S. Kulkarni, A. F. Gonzalez, and <u>P. Mazumder</u>, "A Prototyping Technique for Large-Scale RTD-CMOS Circuits," *Proceedings of the International Symposium on Circuits and Systems*, Vol. 1, pp. 635-638, Geneva, Switzerland, May 2000.
- 220.A. F. Gonzalez, M. Bhattacharya, S. Kulkarni, and <u>P. Mazumder</u>, "Standard CMOS Implementation of a Multiple-Valued Logic Signed-Digit Adder Based on Negative Differential-Resistance Devices," *30th IEEE International Symposium on Multiple-Valued Logic*, pp. 323-328, May 2000.
- 221.Q.W. Xu and <u>P. Mazumder</u>, "Modeling of Lossy Multiconductor Transmission Lines by Modified Method of Characteristics," *IEEE International VLSI Conference*, Bangalore, India, 2001, pp. 359-364.
- 222.M. Bhattacharya, <u>P. Mazumder</u>, and R. J. Lomax, "FDTLM Electromagnetic Field Simulation of High-Speed III-V HBT Digital Logic Gates," *IEEE International VLSI Conference*, Bangalore, India, 2001, pp. 470-474.
- 223.Q.W. Xu, <u>P. Mazumder</u>, et al., "Modeling of Lossy Multiconductor Transmission Lines by Differential Quadrature Method," *IEEE International VLSI Conference*, Bangalore, India, 2001, pp. 327-332.
- 224.S. Kulkarni, M. Bhattacharya, A. Gonzalez, and <u>P. Mazumder</u>, "250-MHz, 32-Bit Quantum MOS Correlators Prototype", *Proceedings on IEEE International Conference on Circuits and Systems*, Sept. 2001, pp. 1501-1504.
- 225.Lin, C. H., Yang K., A. Gonzalez, J. East, <u>P. Mazumder</u>, G. Haddad, D. Chow, L.Warren, J. Roth, and S. Thomas, "Fabrication and Characterization of RTD-HBT Inverter", *High-Performance Devices*, 2000 IEEE Cornell Conference, pp. 42-43, Aug. 2000.
- 226.S. Kulkarni and <u>P. Mazumder</u>, "Edge Triggered Flip-Flop Circuit Based on Resonant-Tunneling Diodes and MOSFET's," *European Conference on Circuits: Theory and Design*, pp. 185-188, Aug. 2001. (Invited)
- 227.L. Ding, <u>P. Mazumder</u> and N. Srinivas, "A Low Power Dual-line Static Edge Triggered Flip-flop," *Proceedings of the IEEE International Symposium on Circuits and Systems*, Sydney, May 2001, pp. 645-648.
- 228.Q.W. Xu and <u>P. Mazumder</u>, "Efficient and Passive Modeling of Transmission Lines by Differential Quadrature Method," *Proceedings of the IEEE Design, Automation and Test in Europe*, March 26-29, 2001, pp. 437-444.
- 229.Q.W. Xu, L. Ding and <u>P. Mazumder</u>, "Efficient Macro-modeling for On-Chip Interconnect Loads," *IEEE International VLSI Conference*, Jan. 2002, pp. 561-566.
- 230.P. Fay, <u>P. Mazumder</u>, et al., "A Flip-Flop Based on Monolithic Integration of InAs/AlSb/GaSb RITD's and InAlAs/InGaAs/InP HEMTs," *Proceedings on IEEE Device Research Conference*, pp. 47-48, June 2001.
- 231.Q.W. Xu and <u>P. Mazumder</u>, "Low-Order Pole/Zero Modeling for Estimation of RC Delays of On-Chip Interconnects," *Proceedings on IEEE Design, Automation and Test in Europe*, Paris, Mar. 2002, pp. 820-825.

- 232.L. Ding and <u>P. Mazumder</u>, "On Optimal Tapering of FET Chains in High-Speed CMOS Circuits", *Proceedings on IEEE Design, Automation and Test in Europe*, Paris, Mar. 2002, pp. 708-713.
- 233.Q.W. Xu and <u>P. Mazumder</u>, "Rational ABCD matrix of high-speed interconnect using differential quadrature method," *Proceedings on IEEE VLSI Conference*, Jan. 2002, pp. 147-152.
- 234.L. Ding, <u>P. Mazumder</u> and D. Blaauw, "Crosstalk Noise Estimation Using Effective Coupling Capacitance," *Proceedings on IEEE International Symposium on Circuits and Systems*, Vol.5, pp. V-645, 2002.
- 235.L. Ding and <u>P. Mazumder</u>, "A New Modeling Technique for Simultaneous Switching Noises", *Proceedings on IEEE International Symposium on Circuits and Systems*, Mar. 2002, pp. 1038-43.
- 236.Q. W. Xu and <u>P. Mazumder</u>, "Novel Interconnect Modeling by Using High-order Compact Finite Difference Methods," *Proceedings on IEEE Great Lakes VLSI Conference*, pp. 148-152, Apr. 2002.
- 237.T. Ueymura, and <u>P. Mazumder</u>, "Rise Time Analysis of RTD Based Mono-stable to Bi-stable Transition Circuits," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2002.
- 238.Q.W. Xu and <u>P. Mazumder</u>, "Novel Macro-modeling for On-Chip RC/RLC Interconnects," *Proceedings* on *IEEE International Symposium on Circuits and Systems*, Vol. 4, pp. IV-189, May 2002.
- 239.L. Ding and <u>P. Mazumder</u>, "A Simplified MOSFET Model for Analyzing DSM Circuits," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2002.
- 240.L. Ding, <u>P. Mazumder</u> and D. Blaauw, "Accurate Estimation of Crosstalk Using Effective Coupling Capacitance," *Proceedings on IEEE International Conference on Computer-Aided Design*, Nov. 2002.
- 241.A. F. Gonzalez and <u>P. Mazumder</u>, "Comparative Study of Bistable Logic Circuits built with Resonant-Tunneling Diodes," *Proceedings on International IEEE VLSI Conference*, 2003.
- 242.L. Ding and <u>P. Mazumder</u>, "The Impact of Bit-line Coupling and Ground Bounce on CMOS SRAM" *Proceedings on IEEE VLSI Conference*, pp. 234-239, 2003.
- 243.Q.W. Xu and <u>P. Mazumder</u>, "Efficient Interconnect Modeling by Finite Difference Quadrature Methods," *Proceedings on IEEE International Symposium on Circuits and Systems*, Vol. 4, pp. IV-592, May 2003.
- 244.H. Zhang, <u>P. Mazumder</u>, L. Ding, and K. Yang, "Analysis and Simulation of Tunneling SRAM," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2003.
- 245.B. Wang and <u>P. Mazumder</u>, "Novel Subgridding Method for Improving Speed of Full Chip Simulation," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2003.
- 246.Q. Xu and <u>P. Mazumder</u>, "Modeling of Transmission Lines with EM Wave Coupling by Finite Difference Quadrature Methods," *Proceedings of the European Circuit Conference: Theory and Design*, Krakow, Poland, 2003.
- 247.L. Ding and <u>P. Mazumder</u>, "Noise-Tolerant Quantum MOS Circuits Using Resonant Tunneling Devices," *Proceedings of the European Circuit Conference: Theory and Design*, Krakow, Poland, 2003.
- 248.L. Ding and <u>P. Mazumder</u>, "Modeling Cell Noise Transfer Characteristic for Dynamic Noise Analysis," *Proceedings on IEEE Design Automation and Testing Conference in Europe (DATE)*, May 2003.
- 249.L. Ding and <u>P. Mazumder</u>, "Dynamic Noise Margin: Definitions and Model," *Proceedings on IEEE International Conference on VLSI Design*, pp. 1001-1006, Jan.2004.

- 250.Q. Xu and <u>P. Mazumder</u>, "Modeling of Transmission Lines with EM Wave Noises," *Proceedings on IEEE/ACM Great Lakes Symposium on VLSI*, Boston, 2004.
- 251.L. Ding and <u>P. Mazumder</u>, "A Novel Technique to Improve Noise Tolerance of Dynamic Logic Circuits," *Proceedings on IEEE/ACM Design Automation Conference*, San Diego, June 2004.
- 252.H. Zhang, <u>P. Mazumder</u> and K. Young, "Resonant Tunneling Diode Based QMOS Edge Triggered Flip-Flop Design," *Proceedings on IEEE International Symposium on Circuits and Systems*, Vol. 3, pp. III-705, Vancouver, 2004.
- 253.S. R. Li, <u>P. Mazumder</u>, and L. O. Chua, "On the Implementation of RTD-based Cellular Neural Network," *Proceedings on IEEE International Symposium on Circuits and Systems*, Vancouver, 2004.
- 254. <u>P. Mazumder</u>, "Design of Mesoscopic and Nanoscale Cellular Nonlinear Networks Using RTD's," *Proceedings on IEEE International Conference on Cellular Neural Networks*, Budapest, Hungary, July 2004. (Invited)
- 255.B. Wang and <u>P. Mazumder</u>, "Fast Thermal Analysis for VLSI Circuits via Semi Analytical Green's Functions in Multi-layer 3-D Integrated Circuits," *Proceedings on IEEE International Symposium on Circuits and Systems*, Vol. 2, pp. II-409, Vancouver, 2004.
- 256.B. Wang and <u>P. Mazumder</u>, "On Optimality of Adiabatic Switching in MOS Energy-Recovery Circuit," *IEEE International Symposium on Low Power Design*, July 2004, pp. 236-239.
- 257.<u>P. Mazumder</u> and B. Wang, "Effects of High-Power EM Pulses on Digital Integrated Circuits", *Proceedings on IEEE AP-S International Symposium and USNC/URSI National Radio Science Meeting*, Monterey, June 2004. (Invited).
- 258.H. Zhang, <u>P. Mazumder</u>, and K. Young, "Multi-valued Address Stretchable Decoder Design for Giga-bit Random-Access Memories," *Proceedings on IEEE Conference on Nanotechnology*, 2004.
- 259.S. R. Li, and <u>P. Mazumder</u>, "Compact Cellular Neural/Nonlinear Networks Based on Resonant Tunneling Diode," *Proceedings on IEEE Conference on Nanotechnology*, August 2004, pp. 164-167.
- L. Ding and P. <u>Mazumder</u>, "A Novel Application of Resonant Tunneling Devices in High Performance Digital Circuits," *Proceedings of IEEE Conference on Nanotechnology (NANO-03)*, Vol.2, Aug. 2003.
- Q. Xu and <u>P. Mazumder</u>, "Efficient Modeling of transmission lines by the Finite Difference Quadrature Method," *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2003, pp. IV-592-IV-595 vol. 4.
- L. Ding and P. <u>Mazumder</u>, "The Impact of Bit-line Coupling and Ground Bounce on CMOS SRAM Performance," *Proceedings of IEEE International Conference on VLSI Design*, Jan. 2003, pp. 234-239.
- L. Ding and P. <u>Mazumder</u>, "Modeling Cell Noise Transfer Characteristic for Dynamic Noise Analysis," *Proceedings of IEEE Design Automation and Test Conference in Europe (DATE)*, March 2003.
- H. Zhang; <u>P. Mazumder</u>; L. Ding; and K. Yang, "Performance modeling of resonant tunneling based RAMs," *Proceedings of the IEEE International Symposium on Circuits and Systems*, Bangkok May 2003, pp. IV-900-IV-903, Vol.4.

- 265. L. Ding and <u>P. Mazumder</u>, "Improving Dynamic CMOS Circuit Noise Tolerance Using Resonant Tunneling Devices," *Proceedings of European Conference on Circuit Theory and Design*, Sept. 2003
- 266. Q. Xu and <u>P. Mazumder</u>, "Modeling of transmission lines with EM wave coupling by the Finite Difference Quadrature Method," *Proceedings of the 14<sup>th</sup> ACM Great Lakes symposium on VLSI* (GLSVLSI '03), May 2003, pp. 25-28.
- 267. A. Gonzalez and <u>P. Mazumder</u>, "Comparison between Bistable and MOBILE RTD based Circuits," *Proceedings on IEEE International Conference on VLSI Design*, Jan. 2003, pp. 493-498.
- 268. B. Wang and <u>P. Mazumder</u>, "Novel Subgridding Method for Improving Speed of Full Chip Simulation," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2003.
- 269. Q. W. Xu and <u>P. Mazumder</u>, "Modeling of Transmission Lines with EM Wave Coupling by Finite Difference Quadrature Methods", *Proceedings of European Conference on Circuits: Theory and Design*, Sept. 2003.
- L. Ding and <u>P. Mazumder</u>, "Dynamic Noise Margin: Definitions and Model," *Proceedings of IEEE International Conference on VLSI Design*, pp. 1001-1006, Jan. 2004.
- 271. Q. Xu, and <u>P. Mazumder</u>, "Modeling of transmission lines with EM wave noises," *Proceedings of Great Lakes Symposium on VLSI*, April 2004.
- 272. H. Zhang; <u>P. Mazumder</u>, and K.Yang; "Resonant Tunneling Diode Based QMOS Edge Triggered Flip-Flop Design," *Proceedings of IEEE International Symposium on Circuits and Systems*, Vol.3, May 2004.
- 273. S.R. Li, <u>P. Mazumder</u> and L.O Chua, "On the Implementation of RTD-based Cellular Nonlinear Network", *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2004.
- B. Wang and <u>P. Mazumder</u>, "Multivariate Normal Based Statistical Timing Analysis Using Global Projection and Local Expansion," *Proceedings of IEEE International Conference on VLSI Design*, Jan. 2005, pp. 380-385.
- 275. H. Zhang and <u>Mazumder, P</u>, "Design of a New Sense Amplifier Flip-flop with Improved Power-Delay-Product" *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2005, pp. 1262-1265.
- 276. B. Wang and <u>P. Mazumder</u>, "EM Wave Coupling Noise Modeling Based on Chebyshev Approximation and Exact Moment Formulation," *Proceedings of IEEE Design Automation and Test Conference in Europe (DATE)*, March 2005, pp. 976-981.
- 277. S.R. Li, <u>P. Mazumder</u> and K. Yang, "On the Functional Failure and Switching Time Analysis of MOBILE Circuitry," *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2005, pp 2531 - 2534.
- B. Wang and <u>P. Mazumder</u>, "Integrating Lumped Networks into Full Wave TLM/FDTD Methods Using Passive Discrete Circuit Models." *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2005, pp. 1948-1951.
- 279.B. Wang and <u>P. Mazumder</u>, "A logarithmic complexity algorithm for full chip thermal analysis using multi-layer Green's function," *Proceedings of Design, Automation and Test in Europe (DATE)*, Mar. 2006.

- 280.B. Wang and <u>P. Mazumder</u>, "Optimization of Circuit Trajectories: an Auxiliary Network Approach," *Proceedings of the 11 Asia and South Pacific Design Automation Conference (ASP-DAC)*, Jan. 2006, pp.416-421.
- 281.B. Wang and <u>P. Mazumder</u>, "Bounding Power Supply Noise Induced Path Delay Variation by a Relaxation *th* Approach," *Proceedings of the 19 International Conference on VLSI Design*, Jan. 2006, pp.349-354.
- 282. W. H. Lee and <u>Mazumder, P.</u>, "New Logic Circuits Consisting of Quantum Dots and CMOS," *Proceedings of the 2005 European Conference on Circuit Theory and Design*, 2005. Volume 2, 28 Aug.-2 Sept. 2005 pp.135 -138.
- 283.W. H. Lee and <u>Mazumder, P.</u>, "New Velocity Tuned Filter Using Nanoelectronic Architecture," *Proceedings on IEEE Conference on Nanotechnology*, Cincinnati, July 2006, pp. 318-321.
- 284.<u>P. Mazumder</u>, "Application of Quantum Dots in Nanoelectronics and Plasmonics," *Proceedings on IEEE Conference on Nanotechnology*, Cincinnati, July 2006, pp. 335-337.
- 285.<u>P. Mazumder</u>, "Mesoscopic and Nanoscale Quantum Tunneling Based Systems," *Government Microcircuit Applications Conference*, Orlando, Florida., 2007.
- 286.W. H. Lee and <u>Mazumder, P.</u>, "Parallel Processing Based Power Reduction in a 256 State Viterbi Decoder," *Proceedings of IEEE 17th International Conference on Application-specific Systems, Architectures and Processors (ASAP'06)*, 2006, pp. 182-185.
- 287.<u>P. Mazumder</u>, "Biologically Inspired Algorithms for Micro and Nanoelectronics Design," *Proceedings of the Biologically Inspired Computing Theory and Applications*, Zheng Zhou, China, Sept. 2007.
- 288.K. Song and <u>P. Mazumder</u>, "Surface Plasmon Dynamics of a Metallic Nanoparticle," *Proceedings on IEEE Conference on Nanotechnology*, Hong Kong, Aug. 2007.
- 289.W.H. Lee and <u>Mazumder, P</u>., "Color Extraction and Shift with Quantum Dot Array," *Proceedings on IEEE Conference on Nanotechnology*, Hong Kong, Aug. 2007.
- 290.<u>P. Mazumder</u>, "Quantum Tunneling Based Systems," *High Performance Computing HPC Nano*, Reno, Nov. 2007.
- 291. K. Song and <u>P. Mazumder</u>, "Modeling of Metallic Nano Particles for SPICE-Compatible Equivalent Circuit," *Proceedings of Nanoelectronic Devices for Defense and Security Conference*, Crystal City, June 2007.
- 292.<u>P. Mazumder</u>, "Emerging Technologies for Information and Signal Processing," *Proceedings of the VLSI Conference*, Hyderabad, Jan. 2008.
- 293.K. Song and <u>P. Mazumder</u>, "The Guiding Mechanism of Nonradiative Surface Plasmon (SP) Energy Transfer along the Metallic Nanowire," *Proceedings on IEEE Conference on Nanotechnology*, Dallas, Aug. 2008, pp. 323-326.
- 294.W. Wang, N. Gu, J.P. Sun, and <u>P. Mazumder</u>, "Modeling of High-k Gate Stack of Tunnel Barrier in Nonvolatile Memory MOS Structure", *Proceedings on IEEE Conference on Nanotechnology*, Dallas, Aug. 2008, pp. 3-5.
- 295. K. Song and <u>P. Mazumder</u>, "Active Tera Hertz (THz) Spoof Surface Plasmon Polariton (SSPP) Switch Comprising the Perfect Conductor Meta-Material," *Proceedings on IEEE Conference on Nantechonolog*, Genoa, Italy, Aug. 2009, pp. 98-101.

- 296. K. Song and <u>P. Mazumder</u>, "THz Dynamic Switch Design using Spoof Surface Plasmon Polariton," *Proceedings of Nanoelectronics Devices for Defense and Security Conference*, Fort Lauderdale, Sept. 2009.
- 297.B. Wang and <u>P. Mazumder</u>, "An Accurate Interconnect Thermal Model using Equivalent Transmission Line Circuit," *Proceedings on Design Automation and Test Engineering*, Nice, France, April 2009, pp. 280-283.
- 298.<u>P. Mazumder</u>, "Disruptive Technologies and Neuromorphic Architectures," *Proceedings on GLS-VLSI Conference*, Mar. 2009, pp. 283-284. (Invited)
- 299. I. Ebong, and <u>P. Mazumder</u>, "Memristor based STDP Learning Network for Position Detection," 2010 International Conference on Microelectronics (ICM), Cairo, Egypt, pp. 292-295, Dec. 2010.
- 300.<u>P. Mazumder</u>, "Disruptive Technologies and Neuromorphic Architectures," *Proceedings on CMOS Emerging Technologies Conference*, Whistler, Canada, June 2009.
- 301.I. Ebong, D. Deshpande, Y. Yilmaz, and <u>P. Mazumder</u>, "Multi-purpose Neuroarchitecture with Memristors," *Proceedings on IEEE Conference on Nanotechnology*, Aug 2011, pp. 431-435.
- 302.K. Song and <u>P.Mazumder</u>, "Spoof Surface Plasmon Polariton Devices for GHz ~ THz System", *Proceedings on IEEE Conference on Nanotechnology*, Aug 2011.
- 303.Y. Yilmaz and <u>P. Mazumder</u>, "Nanopipelining of NML Using Multiferroic Single-Domain Nanomagnets", *Proceedings on IEEE Conference on Nanotechnology*, Aug 2011, pp. 436-440.
- 304.I. Ebong and <u>P. Mazumder</u>, "Adaptive Reading, Writing and Erasing in a Memristor Crossbar Memory," *Proceedings on Nano DDS Conference*, New York, August 2011.
- 305.X. Zhao, K. Song and <u>P. Mazumder</u>, "Doubly Corrugated Spoof Surface Plasmon Polariton (DC-SSPP) Structure with Frequency Selective transmission," *Proceedings on Nano DDS Conference*, New York, August 2011.
- 306.Y. Yalcin and <u>P. Mazumder</u>, "Multi-level Cell Design for Memristor Crossbar," *Proceedings on International Symposium on Electronic System Design*, Cochin, India, Dec. 2011.
- 307.H. Liu, Y. Yalcin and <u>P. Mazumder</u>, "Subthreshold Asynchronous Circuits with Straintronics-Based Nonvolatile Latch in Ultra-Low Energy Systems," *Proceedings on Subthreshold Microelectronics Conference*, MIT Lincoln Laboratory, Boston, Sept. 2012.
- 308.Y. Yalcin and <u>P. Mazumder</u>, "Programmable Quantum-Dot and Memristor Based Architecture for Image Processing," *Proceedings on IEEE Conference on Nanotechnology*, Aug 2012, pp. 1-4.
- 309.I. Ebong and <u>P. Mazumder</u>, "Self-Healing Memory Array Design using Memristors," *Proceedings on IEEE Conference on Nanotechnology*, Aug 2012.
- 310.X. Zhao and <u>P. Mazumder</u>, "Doubly-Corrugated Spoofed Surface Plasmon Polariton Mach- Zehnder Interferometer (DC-SSPP MZI) Structure and Its Sensing Applications," *Proceedings on IEEE Conference on Nanotechnology*, Aug 2012, pp. 1-5.
- 311.<u>P. Mazumder</u>, "Versatile Applications of Memristors," *Proceedings on International Symposium on Cellular Neural Networks*, Torino, Italy, August 2012 (Invited Plenary Talk).
- 312.<u>P. Mazumder</u>, "Beyond Moore's Law Technologies and Architectures," *Proceedings on International Symposium on Electronic System Design*, Kolkata, Dec. 2012 (Invited Banquet Talk).

- 313.K. S. Chong, M. Barangi, J. Kim, J. S. Chang, and <u>P. Mazumder</u>, "Ultra Low-Power Filter Bank for Hearing Aid Speech Processor", 2012 IEEE Subthreshold Microelectronics Conference (SubVT), Waltham, MA, 2012, pp. 1-3.
- 314.J. Kim, K. Chong, J. S. Chang, and P. Mazumder, "A 250mV Sub-threshold Asynchronous 8051 Microcontroller with a Novel 16T SRAM Cell for Improved Reliability in 40nm CMOS," *Proceedings on Great Lakes Symposium on VLSI*, Paris, pp. 83-88, 2013.
- 315.N. Zheng, M. Aghdajani, K. Song and P. Mazumder, "Metamaterial Sensor Platforms for Terahertz DNA Sensing," *Proceedings on IEEE Conference on Nanotechnology*, Beijing, China, pp. 315-320, 2013
- 316.X. Zhao, and P. Mazumder, "Spoofed Surface Plasmon Polariton (SSPP) Gap Structure for High Sensitivity Bio-Sensing in THz," *Proceedings of IEEE Conference on Nanotechnology*, Beijing, 2013, pp. 311-314.
- 317.J. Shah, M. Barangi, and P. Mazumder, "Memristor Crossbar Memory for Hybrid Ultra Low Power Hearing Aid Speech Processor," *Proceedings of IEEE Conference on Nanotechnology*, Beijing, 2013, pp. 83-86.
- 318.N. Zheng, J. Kim and P. Mazumder, "Low-Power Reconfigurable CMOS Power Amplifier for Wireless Sensor Network Application", *IEEE International Symposium on Circuits and Systems (ISCAS)*, Melbourne, Australia, June 2014, pp. 1086-1089.
- 319.D. Hu, X. Zhang, Z. Xu, S. Ferrari and P. Mazumder, "Digital Implementation of a Spiking Neural Network (SNN) Capable of Spike-Timing-Dependent Plasticity (STDP) Learning," *IEEE Conference on Nanotechnology*, Toronto, Canada, 2014, pp. 873-876.
- 320.I. Ebong and <u>P. Mazumder</u>, "Iterative Architecture for Value Iteration using Memristors," *IEEE Conference on Nanotechnology*, Toronto, Canada, 2014, pp. 967-970.
- 321.Z. Xu, and <u>P. Mazumder</u>, "Spatial-Resolved High-Speed THz Analog-to-Digital Convertor Comprising Phase Modulated Beam Steering Architecture," *IEEE Conference on Nanotechnology*, Toronto, Canada, 2014, pp. 855-858.
- 322.A. Bhat, J. S. Chang and P. <u>Mazumder</u>, "Spin-Torque Nano-Oscillator Based Correlator," *IEEE Conference on Nanotechnology*, Toronto, Canada, 2014, pp. 100-103.
- 323.M. Aghdajani and P. Mazumder, "Dynamic Terahertz Switch Based on Waveguide-Cavity-Waveguide (WCW) Structure" *IEEE Conference on Nanotechnology*, Toronto, Canada, 2014, pp. 917-920.
- 324.Y. Yilmaz and <u>P. Mazumder</u>, "EM Based 1-bit Full Adder Using Periodically Corrugated Metamaterial Structures," *IEEE Conference on Nanotechnology*, Rome, Italy, 2015.
- 325.M. Barangi, M. Aghdajani and <u>P. Mazumder</u>, "Design and Analysis of a Terahertz SSPP Switch Using Piezoelectric Materials," *IEEE Conference on Nanotechnology*, Rome, Italy, 2015, pp. 678-681.
- 326.M. Barangi and <u>P. Mazumder</u>, "Analysis, modeling, and applications of the straintronics devices for the future spin-based integrated circuits," *IEEE VLSI Conference*, Kolkata, India, 2016, pp. 655-658.
- 327.M. Barangi and <u>P. Mazumder</u>, "Modeling of temperature dependency of magnetization in straintronics memory devices," *SISPAD*, Washington DC, Sept. 2015, pp. 262-265.
- 328.M. Barangi, and <u>P. Mazumder</u>, "Analysis, modeling, and applications of the straintronics devices for the future spin-based integrated circuits," *IEEE Conference on Nanotechnology*, Sendai, Japan, 2016, pp. 655-658.

- 329.M. Aghdajani, M. Erementchoulk, and <u>P. Mazumder</u>, "THz Analog to Digital Converter Using Single Sided Spoof Surface Plasmon Polariton Waveguide," *IEEE Conference on Nanotechnology*, Sendai, Japan, 2016, pp. 845-848.
- 330. F. Lan, <u>P. Mazumder</u>, Z. Yang, M. Lin, X. Wu, and F. Luo, "Terahertz Symmetrical Polarization Conversion in Asymmetrical Chiral Metasurface", *Proc. on Progress in Electromagnetics Research Symposium (PIERS)*, May 2017.
- 331.X. Wu, F. Lan, and <u>P. Mazumder</u>, "Switchable Terahertz Polarization Conversion via Phase-change Metasurface," *Proc. on Progress in Electromagnetics Research Symposium (PIERS)*, 2017.
- 332.W. Zhang, F. Lan, J. Xuan, <u>P. Mazumder</u>, M. Aghdajani, "Ultrasensitive dual-band terahertz sensing with metamaterial perfect absorber." *IEEE MTT-S IMWS*, Pavia, Italy, 2017.
- 333.F. Lan, <u>P. Mazumder</u>, and M. Aghdajani, "A multiband terahertz metamaterial based on strong near-field coupling mechanism," *IEEE MTT-S IMWS*, Pavia, Italy, 2017.
- 334.F. Lan, <u>P. Mazumder</u>, L. Meng, Y. Yan, Z. Yang, F. Luo, L. Wang, and A.R. Khan, "Nonuniform Terahertz Multimode Conversion Series with Compactness and Pure Target Pattern", *IEEE MTT-S IMWS*, Ann Arbor, USA, 2018.
- 335.H. Zeng, F. Lan, Z. Yang, <u>P. Mazumder</u>, et al., "Polarization splitting based on the orthogonally exotic Ishaped", *IEEE ISUPTW*, 2018, Changsha, China, 2018.
- 336.H. Zeng, F. Lan, Z. Yang, <u>P. Mazumder</u>, et al., 'A High-Gain Terahertz Low-profile Planar Corrugated Antenna", *IEEE ICMMT* 2018, Chengdu, China, 2018.
- 337.H. Zeng, F. Lan, Z. Yang, <u>P. Mazumder</u>, et al. "Broadband Terahertz Coding Metasurface Integrated with Bias Circuit", *IEEE IRMMW-THz*, 2018, Nagoya, Japan, 2018.
- 338.F. Luo, F. Lan, <u>P. Mazumder</u>, Z. Yang, L. Wang, A.R. Khan, and Z. Shi, "Microfluidic Terahertz Dualband Sensor with Hybrid Fano Meta-atoms for Strong Interaction Expansion", *IEEE IRMMW-THz*, 2018, Nagoya, Japan, 2018.
- 339.L. Wang, F. Lan, H. Zeng, <u>P. Mazumder</u>, Z. Yang, F. Luo, A.R. Khan, and Z. Shi, 'Terahertz Quadrupleband Switching Polarization Converter Based on HEMT-Embedded Net-Grid Metasurface ', *IEEE IRMMW-THz*, Nagoya, Japan, 2018.
- 340.M. Aghdajani, F. Lan, and <u>P. Mazumder</u>, "Fano-Resonance based Metamaterial THz Sensor", *IEEE Conference on Nanotechnology*, Cork, Ireland, 2018.
- 341.S.R. Joy, M. Erementchouk, H. Yu, and <u>P. Mazumder</u>, "Information Capacity of Spoof Plasmon Interconnects," *IEEE Conference on Nanotechnology*, Cork, Ireland, 2018.

#### **E. Workshop Presentations**

- 342.<u>P. Mazumder</u>, "Neuromorphic Applications of Memristors," *Memristor Symposium*, University of California at Berkeley, Feb 2010. (See the oral presentation in YouTube at <u>http://www.youtube.com/watch?v=h7cX m5IKxk</u>).
- 343.<u>P. Mazumder</u>, "Memristor Based Circuit Design," *DARPA Defense Science Research Conference*, Santa Clara, May. 2009. (Invited)
- 344.<u>P. Mazumder</u>, "Beyond CMOS and Evolutionary Architectures," *Memristor Symposium*, University of California at Berkeley, Nov. 2008. (Invited)

- 345.F. Lan, <u>P. Mazumder</u>, and M. Aghdajani, "A multiband terahertz metamaterial based on strong near-field coupling mechanism", *IEEE MTT-S International Microwave Workshop Series on Advanced Materials* and Processes, Sept. 2017, Pavia, Italy.
- 346. W. Zhang, F. Lan, J. Xuan, <u>P. Mazumder</u>, and M. Aghdajani, "Ultrasensitive dual-band terahertz sensing with metamaterial perfect absorber", *IEEE MTT-S International Microwave Workshop Series on Advanced Materials and Processes*, Sept. 2017, Pavia, Italy.
- 347.<u>P. Mazumder</u>, "Brain-like computing using emerging technologies," 13th U.S.-Korea Forum on Nanotechnology: Brain-inspired Computing & Nano-Biomimetics for Energy and Water Sustainability, Seoul, Sept. 2016. (Invited).
- 348.<u>P. Mazumder</u>, "Neuromorphic VLSI Chip Design Techniques", *Proc. on NTU-MediaTek IC Design Workshop*, Singapore, January 2017.
- 349. P. Mazumder, "Plasmonics for Digital Logic Design," SRC-NRI Meeting, South bend, August 2010.
- 350.<u>P. Mazumder</u>, "Quantum circuits and CAD tools design ," *Proceedings on SRC Nanoelectronics Symposium*, Aug. 2005. (Invited)
- 351.<u>P. Mazumder</u>, "Quantum Tunneling Based Nanoscale Memories," *A-STAR Research Laboratories workshop*, Singapore, Oct. 2009.
- 352. <u>P. Mazumder</u>, "CAD Tools Design for Surface Plasmon Polariton Based Systems", *AFOSR MURI Review*, November 2007, Boston.
- 353.<u>P. Mazumder</u>, "Q-MOS Circuit Design Techniques and Future Prospects of Q-MOS," *SRC Nanoelectronic Workshop*, Dec. 1999. Raytheon-TI, Dallas, Apr. 1998. (Invited).
- 354.<u>P. Mazumder</u>, "Visual Computing by Mesoscopic and Nanoscale Systems," *National Nanoelectronics Initiative Workshop*, Organized Jointly by NNCO, NSF, ONR, AFOSR and DARPA, February 2004. (Invited)
- 355. <u>P. Mazumder</u>, "Beyond Moore's Law and CMOS Technology", *Technology Vision -- Mad Scientist Conference*, US Army, Norfolk, August 2008.
- 356. P. Mazumder, "Plasmonics for Digital Logic Design," SRC-NRI Meeting, Southbend, June 2008.
- 357.<u>P. Mazumder,</u> "Plasmonics based VLSI Interconnect Design" *Air Force Office of Scientific Research Review Meeting on Nanoelectronics,* June 2008, Dayton.
- 358.<u>P. Mazumder,</u> "Quantum Dot Based Cellular Image Processing: Theory and design," *IEEE Workshop on Cellular Nonlinear Networks*, July, Budapest, Hungary (Invited).
- 359.<u>P. Mazumder</u>, "Beyond CMOS Disruptive Technologies and Architectures", *Proc. on NTU-MediaTek IC Design Workshop*, Singapore, November 2016.
- 360.<u>P. Mazumder</u>, "Design of a Fault-Tolerant DRAM with New On-Chip ECC," *IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, Oct. 1988, Springfield, Massachusetts.
- 361.<u>P. Mazumder</u>, "A Test Methodology for Electronic Neural-Network Associative Memory," *International Neural Network Society First Annual Meeting*, Sep. 1988, Boston, Massachusetts.

- 362.<u>P. Mazumder</u>, "Effects of HPEM and UWB Pulses on a System-on-a-Chip Digital Circuits," *MURI Workshop on EM Effects on Electronic Circuits*, Chicago, November 2003.
- 363.<u>P. Mazumder</u>, "Study of Signal integrity in VLSI Chips in Presence of High-Power Electromagnetic Pulses, "*MURI Workshop on EM Effects on Electronic Circuits*, Chicago, January 2003.
- 364. <u>P. Mazumder</u>, "Hexagonal Mesh Architecture for Routing," *Office of Naval Research Workshop*, Washington, Nov. 1989.
- 365. <u>P. Mazumder</u>, "Hexagonal Mesh Reconfiguration Algorithms," *Office of Naval Research Workshop*, Washington, Nov. 1990.
- 366.<u>P. Mazumder</u>, "Ultra-fast Circuit Design with NDR Devices," Advanced Research Project Agency: Ultra Project, Santa Fe, Oct. 1993.
- 367.<u>P. Mazumder</u>, "Ultra-fast Circuit Design with NDR Devices," *Advanced Research Project Agency: Ultra Project*, Santa Fe, Oct. 1994.
- 368.<u>P. Mazumder</u>, "Built-in Self-repair using Electronic Neural Networks," *Advanced Research Project Agency: Neural Network Project*, San Diego, Nov. 1994.
- 369.<u>P. Mazumder</u>, "Ultra-fast Circuit Design with NDR Devices," *Defense Advanced Research Project Agency*, Estes Park, Colorado, 1998.
- 370.<u>P. Mazumder</u>, "Q-MOS Circuit Design," *Defense Advanced Research Project Agency*, Raytheon, Dallas, 1999.
- 371.P. Mazumder, "RTD Circuit Design," Office of Naval Research, Ann Arbor, 1998.
- 372.<u>P. Mazumder</u>, "Ultra-fast Circuit Design with NDR Devices," *Defense Advanced Research Project Agency*, Santa Fe, Oct. 1997.
- 373.<u>P. Mazumder</u>, "Q-MOS Circuit Design," *Defense Advanced Research Project Agency*, Raytheon-TI, Dallas, Apr. 1998.
- 374.W. Wang, J. P. Sun, N. Gu, and <u>P. Mazumder</u>, "Gate Current Simulation of High-k Stack Nanoscale MOSFETs," *IEEE Computer Society Annual Symposium on VLSI*, Brazil, 2007.

## **F. Technical Reports**

- 375.<u>P. Mazumder</u> and J. H. Patel, "Parallel Testing of Pattern-Sensitive Faults in Random-Access Memory," *Technical Report CSG-56, Coordinated Science Laboratory*, Aug. 1986.
- 376.<u>P. Mazumder</u>, "Networks and Embedding Aspects of Hyper-cellular Structures for On-Chip Parallel Processing," *M. Sc. Thesis, Department of Computer Science, University of Alberta*, 1985.
- 377. P. Mazumder and J. H. Patel, "Testable RAM Design," SRC Corporate Research, 1986 Annual Report.
- 378.<u>P. Mazumder</u>, "Testing and Fault-Tolerant Aspects of High-Density VLSI Memory," *Ph.D. Thesis, Coordinated Science Laboratory*, Aug. 1987.
- 379.<u>P. Mazumder</u> "On-Chip Double-Error-Correction Coding Circuit for Three-Dimensional DRAM's," CRL-TR-05-88, Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, Apr. 1988.

- 380.A. Chakravarthy and <u>P. Mazumder</u>, "Gate Matrix Layout Techniques," *CSE-TR-12-90, Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, 1990.*
- 381.R. Venkateswaran and <u>P. Mazumder</u>, "Hexagonal Array Machine for Multi-Layer Wire Routing," CSE-TR-52-90, Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, 1990.
- 382.R. Venkateswaran and <u>P. Mazumder</u>, "On Restructuring of Hexagonal Arrays," CSE-TR-72-90, Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, 1990.
- 383.K. Shahookar and <u>P. Mazumder</u>, "VLSI Cell Placement Techniques," CRL-TR-07-88, Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, Aug. 1988.
- 384.<u>P. Mazumder</u>, "CPLA A Software Tool That Automatically Generates "C"-Model for PLA's," *Bell Laboratories Technical Memorandum*, 55612-1A-262, Aug. 1985.
- 385. <u>P. Mazumder</u>, "Placement Algorithms for CONES," *Bell Laboratories Technical Memorandum*, 55612-1F-210, Aug. 1986.
- 386.<u>P. Mazumder</u>, "Automatic Integrated Circuit Synthesizer: Generates PLA Layout from Behavioral Description Written in C Language," *Bell Laboratories Technical Memorandum*, 55612-1A-262, Aug. 1985.

#### Publications in Industry (during 1976-1982)

#### Mixed Signal Analog and Digital VLSI Chip Design

Published over *fifteen* technical papers and application ideas while working at the Bharat Electronics Ltd. Topics included

- An Integrated Circuit Design for the Raster-Scan Vertical Deflection System.
- An Integrated Circuit Design for the Sync Processing Circuit
- Integrated Chip Set for Laser Range Finder in Military Applications
- An Integrated Circuit Design for High-Gain Pre-Amplifier with Automatic Level Controller
- A Integrated Circuit Design for Hearing-Aid Amplifier
- An Integrated Circuit Design for Quadrant Detection and Amplification of Frequency-Multiplexed Voice Signal
- A Large-Scale Integrated Circuit Design for Stepper-Motor-Driven Analog Clock Chip
- Study of Failure Modes in CMOS ICs During Handling
- Leakage-Current-Based Fault Characterization in a Non-planar Gas Discharge Display
- IC Design Considerations in Fabrication of Large Planar Plasma Display
- Application Notes on Analog and Digital Circuits

All these articles were published in BEL Application Notes and BEL Technical Report.

## **IX. Book Reviews**

- 1. J.V. Oldfield, J.P. Gray, T.A. Kean, and R.C. Dorf, "Field-Programmable Gate Arrays for Implementation and Rapid Prototyping of Digital Systems", *John Wiley and Sons, Inc.*, New York.
- 2. J. Beetam, "Computer Architectures", Aksen Associates Inc. Publishers, California.
- 3. "The Science and Technology of Microelectronic Processing", *Saunders College Publishing*, Pennsylvania.

- 4. D. Pradhan, "Fault-Tolerant System Design", *Prentice Hall*, New Jersey.
- 5. Price, "Introduction to VLSI Design", *Prentice Hall*, New Jersey.
- 6. C.P. Ravi Kumar, "Computer-Aided Design for VLSI Systems", *Kluwer Academic Publishers*, Massachusetts.
- 7. Fu, "Neural Networks in Computer Intelligence", *Prentice Hall*, New Jersey.
- 8. P. Banerjee, "Parallel Algorithms for VLSI Computer-Aided Design Applications", *Prentice Hall*, New Jersey.
- 9. R. Karri, "Automatic Synthesis of Fault-tolerant VLSI Systems", *Kluwer Academic Publishers*, Massachusetts.
- 10. A. S. Sedra and K. C. Smith, "SPICE Simulation: Microelectronics Circuits", Prentice Hall.
- 11. A. B. Marcovitz, "Introduction to Logic Design," McGraw Hill.
- 12. N. Jha and S. Gupta, "Testing of Digital Systems," Cambridge Press.

## X. Patents and Inventions

- 1. US Patent on Static Random Access Memory Cell having Improved Write Margin for use in Ultra-Low Power Application; US 9,627,042 issued on April 18, 2017 (Inventors: P. Mazumder, Z. Nan and J. Kim).
- 2. US Patent on Adaptive Reading and Writing of a Resistive Memory, US 9,111,613, issued on August 18, 2015, (Inventors: P. Mazumder and E. Idong; Assigned to Regents of University of Michigan).
- 3. US Patent on High-Speed, Compact, Edge-Triggered Flip-Flop Circuit Topologies Using NDR Diodes and FET's, US 6,323,709, issued on November 21, 2001, (Inventors: S. Kulkarni and P. Mazumder; Assigned to Regents of University of Michigan).
- 4. US and International Patents on Method and Apparatus to Improve Noise Tolerance of Dynamic Circuits, US 7,088,143, issued on August 8, 2006, (Inventors: L. Ding and P. Mazumder; Assigned to Regents of University of Michigan).
- 5. US Patent on Digital Logic Design Using Negative Differential Resistance Diodes and Field-Effect Transistors, US 5,903,170, awarded on May 11, 1999, (Inventors: S. Kulkarni, P. Mazumder, G. Haddad; Assigned to Regents of University of Michigan).
- 6. US Patent on Terahertz Analog-to-Digital Converter Employing Active-Controlled Spoofed Surface Plasmon Polariton Architecture; US 9,341,921 issued on May 17, 2016 (Inventors: P. Mazumder and Z. Xu; Assigned to Regents of University of Michigan).
- US Patent on Mach-Zehnder Interferometer Having a Doubly-Corrugated Spoofed Surface Plasmon Polariton Waveguide; US 9,557,223 issued on January 31, 2017 (Inventors: P. Mazumder, Z. Xu and K. Song; Assigned to Regents of University of Michigan).
- 8. US Patent on Dynamic Terahertz Switching Device Comprising Sub-Wavelength Corrugated Waveguides and Cavity that Utilizes Resonance and Absorption for Attaining On and Off States, US 8,842,948, issued on September 23, 2014 (Inventors: P. Mazumder and K. Song; Assigned to P. Mazumder).
- 9. US Patent on Dynamic Terahertz Switch Using Periodic Corrugated Structures, US 8,837,036, issued on September 16, 2014 (Inventors: P. Mazumder and K. Song; Assigned to P. Mazumder).
- 10. US Patent on Metamaterial Sensors Platform for Terahertz Sensing; US 9,551,655 issued on January 4, 2017 (Inventors: Z. Nan, K. Song, M. Aghdajani, and P. Mazumder).
- 11. US Patent Provisional Application Filed on Memristor Crossbar Memory for Hybrid Ultra Low Power Hearing Aid Speech Processor. (Inventors: J. Shah, P. Mazumder and M. Barangi).
- 12. US Provisional Patent on Multi-Level Resistive Memory Structure; (Inventors: Y. Yalcin and P. Mazumder).
- 13. US Provisional Patent on Baseband Processing Techniques for Low Power Wake-up Receiver; (Inventors: N. Zheng and P. Mazumder).

## **Registered Inventions:**

13. On-Chip Double-Bit Error-Correcting Code for 3-D Dynamic Random-Access Memory, July 28, 1989 (Inventor: P. Mazumder).

- 14. Yield Improvement of VLSI Chips by Using Electronic Neural Networks for Built-in Self-Repair, Feb. 15, 1990 (Inventor: P. Mazumder).
- 15. A Zero-Delay Overhead Circuit Technique for Built-in Self-Repair of Random-Access Memories, Oct 17, 1996 (Inventors: K. Chakraborty and P. Mazumder).
- 16. Dual-Rail Static Pulse Clocked Flip-flop, July 12, 2001 (Inventors: L. Ding and P. Mazumder).
- 17. Circuit Simulator for Quantum and Resonant Tunneling Devices, Sept. 21, 2001; (Inventors: M. Bhattacharya and P. Mazumder).
- 18. Multivariate Normal Distribution Based on Statistical Timing Analysis Algorithm for Digital VLSI Circuits, May 5, 2005 (Inventors: B. Wang and P. Mazumder).
- 19. Self-Healing Memory Design Using Low Overhead Adaptive Circuit, March 8, 2010; (Inventors: P. Mazumder and E. Idong).
- 20. Multi-Bit Memory Read Method for Nonvolatile Memory, Dec 19, 2011; (Inventors: Y. Yilmaz and P. Mazumder)
- 21. 16 T Static Random Access Memory Cell Design for Improved Performance in Asynchronous Digital Systems, Oct. 29, 2012 (Inventors: J. Kim and P. Mazumder).
- 22. EM Based Terahertz Logic Design, June 4, 2015 (Inventors: Y. Yilmaz and P. Mazumder)

#### XI. Software Package Developed

After finishing my MSc degree in Computer Science and while working towards my PhD degree in Electrical and Computer Engineering, I worked during the summers of 1985 and 1986 as a Member of Technical Staff at AT&T Bell Laboratories. I was one of the two engineers who started the Bell Laboratory *Cones/Spruce* project - a new behavioral synthesis and layout automation tool for rapid prototyping of digital circuits. The main contribution of this effort was to demonstrate how a restricted version of C language could be used to model digital hardware much before commercial hardware description language (HDL) software tools like Verilog and System C were designed.

After joining the University of Michigan, I have assisted my doctoral students in developing the following software packages that were written using C and C++ languages.

- 1. **Q-SPICE:** A Spice-based circuit simulator for CMOS, GaAs, InP and GaSb devices for RTD, and RHET. New homotopy based convergence algorithms were developed to improve DC convergence of RTD based nonlinear circuits that regular SPICE program fails to simulate.
- 2. **VEDICS:** Variable-mesh Electromagnetic Device and IC simulator, a full-chip detail simulator for estimating circuit performance at high speed. It uses transmission line matrix method to solve Maxwell-like wave equations and thereby VEDICS can account for reflections, scattering and inductive effects in a VLSI chip.
- 3. **BISRRAMGEN:** A VLSI compiler for automatic generation of embedded byte-oriented memories with built-in self-testing and self-repair capabilities.
- 4. GASP: A VLSI layout generation tool that generates chip layout with optimized standard cells and macro cells placement and routing.

## **XII.** Consulting Activities

- 1. Served as *Expert* for the US National Science Foundation, Arlington, Virginia.
- 2. Served as a member of *Technical Advisory Board* for. Sequence Design Automation (Santa Clara, CA), Silicon Value Inc. (Jerusalem, Israel), and Tioga Technology (San Jose, CA).
- 3. Served as *Technical Advisor and Expert Witness* in 15 lawsuits involving DRAM, SRAM, Flash and FPGA. (For details see Section XIII).

4. Served as *Consultant* in the areas of SRAM self-healing circuits; radiation hardening and soft-error problems in SRAM and FPGA's; JTAG testing of FPGA's; ultra-low-power CMOS circuits; nanoelectronic circuits and simulation tools.

## Legal Expert Services Rendered

Served as *Technical Advisor and Expert Witness* in the following lawsuits between 1999 and now. My expert services involved (i) Analysis of alleged patents; (ii) Producing prior art; (iii) Writing Expert Reports for Invalidation of claims and Non-infringement of claims working for Defendant, and Infringement claims working for Plaintiff; (iv) SPICE circuit simulation of accused products; (v) VHDL and Verilog source code analysis; (vi) Computer hardware testing. (vii) Testimony by deposition over 50 hours; and (viii) Testimony in trial as invalidity and non-infringement expert.

## **Fields of Expertise for Expert Services**

- Semiconductor memories (DRAM, SRAM, Flash, and emerging non-volatile memories);
- Field-Programmable Gate Arrays (FPGA) hardware and software;
- Mixed-signal VLSI chip testing; boundary scan testing; design for testability
- VLSI chip design including analog, digital and RF circuits;
- Nanoscale CMOS VLSI system design;
- VLSI layout tools for placement, routing, floorplanning with timing and power constraints;
- VHDL, Verilog and C based complex system simulation and verification;
- Sensing and detecting devices and amplifying circuits.

## **Consulting in Legal Cases performed in 1999-2015**

## i) DRAM Testing Methods and Circuits

Hyundai v. Siemens (1999)

Law firm: Finnegan, Henderson, Farabow, Garrett & Dunner, LLP Type of appointment: Testifying Expert for Plaintiff Expert Work rendered for **Plaintiff** involved the following:

- Analyzing 5 European and US patents including 5,208,776, a 293 page patent on DRAM;
- Producing prior art;
- Preparing Expert Report;
- Testimony in trial.

Outcome in trial: Plaintiff won in trial and Defendant's patent was invalidated.

# ii) Posted CAS Method and Determination of CAS Latency in Synchronous DRAM

Samsung Electronics Co. v. NVIDIA Corporation (2015)

Law firm for Defendant: Latham & Watkins Type of appointment: Testifying Expert for Defendant Expert Work rendered for **Defendant** involved the following:

- Analyzing the alleged patent, US 6,262,938: Synchronous DRAM having posted CAS latency and method for controlling CAS latency;
- Analyzing six prior art;
- Establishing non-infringement in accused NVIDIA products;
- Writing a 282-page Invalidity Expert Report
- Writing a 84-page Non-infringement Expert Report
- Writing a 20-page Damages Expert Report
- Giving testimony at deposition; Samsung dropped 4 claims based on my testimony

• Preparation for direct and cross-examination in mock trial <u>Outcome:</u> Samsung lost in trial

## iii) DRAM Redundancy Techniques for Yield Improvement

Limestone Memory Systems LLC v. Apple, Inc. (2016)

Law firm for Defendant: Kenyon & Kenyon, LLP Type of appointment: Testifying Expert for *Inter Partes* Review (IPR) Expert Work rendered for **Petitioner** involved the following:

- Analyzing the alleged patent, US 5,894,441: Semiconductor Memory Device with Redundancy Circuit;
- Analyzing prior art;
- Preparing Declaration for IPR nearly 105 pages;

Outcome: Settled.

# iv) DRAM Improved Flexible Redundancy Techniques

Limestone Memory Systems LLC v. Apple, Inc. (2016)

Law firm for Defendant: Kenyon & Kenyon, LLP Type of appointment: Testifying Expert for *Inter Partes* Review (IPR) Expert Work rendered for **Petitioner** involved the following:

- Analyzing the alleged patent, US 6,23,381: Semiconductor memory device with improved flexible redundancy scheme;
- Analyzing prior art;
- Preparing Declaration for IPR nearly 90 pages;
- Deposed by *LMS* attorney

Outcome: Settled after PTAB instituted the petition.

## v) Memory Board with Self-Testing Capability

Netlist, Inc. v. SK Hynix, Inc. (2016)

Law firm for Defendant: Sidle Austin

Type of appointment: Testifying Expert for Inter Partes Review (IPR)

Expert Work rendered for **Petitioner** involved the following:

- Analyzing the alleged related patent US 8,001,434: Memory Board with Self-Testing Capability; US 8,359,501.
- Analyzing Prior art;
- Preparing Declaration for IPR nearly 100 pages for '434 Patent;
- Deposed by *Netlist* attorney;

Outcome: Defendant's Petition is instituted by PTAB.

#### vi) Self-Testing of Memory Modules such as RDIMM and LRDIMM

Netlist, Inc. v. SK Hynix, Inc. (2016)

Law firm for Defendant: Sidle Austin

Type of appointment: Testifying Expert for Inter Partes Review (IPR)

Expert Work rendered for **Petitioner** involved the following:

- Analyzing the alleged related patent US 8,359,501: Memory Board with Self-Testing Capability.
- Analyzing Prior art;
- Preparing Declaration for IPR nearly 100 pages for '501 Patent;
- Deposed by *Netlist* attorney;

Outcome: Defendant's Petition is instituted by PTAB.

## vii) Method for Self-Testing of Multi-Rank Memory Modules

#### Netlist, Inc. v. SK Hynix, Inc. (2016)

Law firm for Defendant: Sidle Austin

Type of appointment: Testifying Expert for Inter Partes Review (IPR)

Expert Work rendered for **Petitioner** involved the following:

- Analyzing the alleged related patent US 8,689,064: Apparatus and Method for Self-Test in a Multi-Rank Memory Module.
- Analyzing Prior art;
- Preparing Declaration for IPR nearly 100 pages for '064 Patent;
- Deposed by *Netlist* attorney;

Outcome: Defendant's Petition is instituted by PTAB.

#### viii) SDRAM and NAND Flash Memory Controllers for Solid-State Drive

North Star Innovations, Inc. v. Micron Technology (2018)

Law firm for Defendant: Weil, Gotshal & Manges LLP Type of Appointment: Testifying Expert for *Inter Partes Review* (IPR) Expert Work rendered for **Petitioner** involved the following:

• Analyzing the alleged patents, US 7171526: Memory controller useable in a data processing system

- Analyzing Prior art;
- Preparing Declaration for IPR for '526 Patent

Outcome: Petition and Declaration submitted to PTAB in May 2018.

#### ix) Current and Voltage Sense Amplifiers for SRAM

Progressive Semiconductor Solutions, LLC v. Marvell Semiconductor (2013)

Law firm for Defendant: Fish & Richardson P.C. Type of Appointment: Non-infringement Expert for Defendant Expert Work rendered for **Defendant** involved the following:

- Analyzing the alleged patents, US 6,473,349: Cascode Sense Amp and Column Select Circuit and Method of Operation; and US 6,862,208: Memory Device with Sense amplifier and Self-Timed Latch;
- Analyzing a group of accused products manufactured by the Defendant for non-infringement of asserted claims;
- Studying Prior Art for Invalidation Contentions
- Preparation of draft for the non-infringement claim <u>Outcome:</u> Case settled.

#### **X) FPGA Debugging and Testing through Boundary Scan Circuits**

Intellitech Corp. v. Xilinx and Lattice Semiconductor (2011)

Law firm for Defendant: Kirkland & Ellis LLP

Type of Appointment: Expert for Defendant

Expert Work rendered for **Defendant** involved the following:

- Analyzing the alleged patent, US 6,594,802: Method and Apparatus for Providing Optimized Access to Circuits for Debug, Programming, and Test;
- Producing prior art;
- Establishing non-infringement in testing protocols used in a group of Xilinx and Lattice Semiconductor FPGA products;
- Assisting in preparation of Invalidation Contentions;
- Analyzing over 1000 lines of VHDL codes (open domain) used for Xilinx and Lattice Semiconductor FPGA testing and reconfiguring

Outcome: Settlement and licensing arrangement.

#### xi) DRAM Cell and Voltage Pump Circuits

Mosaid Technologies v. Samsung (2004)

Law firm: The Morgan Lewis Type of appointment: Consultant for Morgan Lewis Consulting Work rendered involved the following:

- Performing SPICE simulation of DRAM word-line timing circuits and Vpp pump circuits for all types of defendant's accused products that included two different types of SDRAMs (synchronous memory chips), three types of DDR RAMs (fast double data rate memory chips), one type of SGRAM (graphics RAM chip), and one type of Rambus RAM (fast memory chip);
- Demonstration of SPICE simulation to attorneys.

## xii) Synchronous Link DRAM for Fast Memory Access and Digital Locked Loop in SDRAM

Mosaid Technologies v. Nanya Technology Corp. (2010)

Law firm: Shore Chan DePumpo LLP Type of appointment: Consultant and Expert for Defendant Expert Work rendered for **Defendant** involved the following:

- Analyzing three different patents: US 7,299,330: High Bandwidth Memory Interface; US 6,992,950: Delay Locked Loop Implementation in a Synchronous DRAM; and US 5,903,511: Flexible DRAM Array;
- Producing prior art;
- Non-infringement technical report.

Outcome: Case settled.

#### xiii) **Texture Cache Memory and Memory Controller in Graphics Chips** Advanced Silicon Technologies v. NVIDIA Corp. (2016)

Law firm for Defendant: Latham & Watkins Type of appointment: Consultant and Expert for Defendant Expert Work rendered for **Defendant** involved the following:

- Analyzing and helping in preparation of Invalidity Contention charts for two different patents: US 6339428 B1: Method and apparatus for compressed texture caching in a video graphics system, and US 6546439 B1: High Bandwidth Memory Interface; Method and system for improved data access
- Producing prior art

# xiv) Reliability Testing of Display Driver Chips in CRT Monitor

Hyundai v. Princeton Graphics (2000)

<u>Consulting work for **Defendant**</u> involved (i) Analyzing the complete drive circuits for CRT based displays comprising several digital and analog ICs, high-voltage devices, and passive components; (ii) Studying failures of the display monitor under elevated temperatures; (iii) Writing the reliability report of display drive of the CRT monitor.

Outcome: Settled.

#### xv) SDRAM Timing Verification

Worked as a consultant for Perkins Coie LLP in infringement contention on: → US 6,574,759: A method of generating and verifying a memory test

#### xvi) NAND Flash Memory Scrubbing, Wear-leveling and Error-correction

Worked as a consultant for Bunsow, De Mory, Smith & Allison LLP in infringement contention on the following flash memory patents:

- ▶ US 8,050,095: Flash memory data correction and scrub techniques
- > US 6,510,488: Method for fast wake-up of a flash memory system
- ▶ US 7,120,729: Automated wear leveling in nonvolatile storage systems
- ▶ US 6,831,865: Maintaining erase counts in nonvolatile storage systems
- ▶ US 7,181,611: Power management block for use in a nonvolatile memory system

## xvii) 3-D NAND Flash Memory Systems

Reviewed for WilmerHale LLP in a pre-suit infringement analysis on following patents:

- ▶ US 8,830,755: Reducing weak-erase type Read disturb in 3-D nonvolatile memory;
- ▶ US 6,771,536: Operating techniques for reducing Program and Read Disturbs nonvolatile memory;
- US 6,954,394: Integrated circuit and method for selecting a set of memory-cell-layer-dependent or temperature-dependent operating conditions;
- US 7,251,160: Nonvolatile memory and method with power-saving Read and Program-Verify operations;
- ▶ US 8,520,441: Word line kicking when sensing nonvolatile storage.

#### xviii) Hall-Effect Magnetic Field Sensing and Amplification by Chopper Amplifier Chip

<u>Consulting work for **Defendant**</u> involved (i) Analyzing the alleged patent; (ii) Simulation of chopper amplifier for magnetic sensor; (iii) Producing prior art. Outcome: Settled.

## **XIII. Teaching Accomplishments**

- i) Received a letter of commendation from Dean of Engineering for excellence in undergraduate teaching
- ii) Received a certificate of recognition from Vice Provost of Academic Affairs and Vice Provost of International Affairs for global outreach activities

#### **Undergrad Courses Taught:**

- Sophomore Level: EECS 270: Digital Logic Design Sample Lecture Slides | Course Outline | Old Course Materials
- Junior Level: EECS 312: Digital Integrated Circuit Design Sample Lecture Slides | Course Outline
- Senior Level: EECS 427: VLSI Design Sample Lecture Slides | Course Outline

## **Regular Graduate Courses Taught:**

• EECS 570: Parallel Architectures Sample Lecture Slides | Course Outline  <u>EECS 579:</u> Digital System Testing <u>Sample Lecture Slides | Course Outline</u>

## New Graduates Courses Developed:

- <u>EECS 527:</u> VLSI Layout Automation <u>Sample Lecture Slides</u> | <u>Course Outline</u>
- EECS 598-2: Nanocircuits and Nanoarchitectures
  <u>Sample Lecture Slides</u> | <u>Course Outline</u>
- EECS 598-3: Terahertz Engineering and Applications
- EECS 598-6: Ultra-Low-Power CMOS Design <u>Sample Lecture Slides | Course Outline</u>

## **On-line Courses for Practicing Engineers:**

• NTU-Walden University Distant Learning Course on Logic Design

## **Integration of Research with Teaching:**

#### VLSI Courseware Developed and Distributed:

- <u>Cell Placement Algorithms</u>
- <u>VLSI Routing Algorithms</u>
- <u>Gate Matrix Algorithms</u>

#### **Advanced Books Written for Practicing Engineers:**

- <u>Genetic Algorithms for VLSI Design</u>
- <u>SRAM & DRAM Testing</u>
- <u>Reliability of Semiconductor Memories</u>
- <u>Proceedings of the IEEE: Special Issue on Memristors</u>

## STEM Education and K-12 Math Software Developed:

• <u>MathGuru</u>

#### **Teaching Evaluations:**

Numerical Evaluations | Student Comments | Vice Provost's Letter

# **XIV. Student Theses Supervised**

## A. Ph.D. Theses Completed

- 1. J. Yih, "Built-In Self-Repair of Embedded Memory and Logic Arrays," 1990. Currently at IBM T. J. Watson Research Center, Yorktown, New York.
- 2. K. Shahookar, "Genetic Algorithms for CAD Layout Problems," 1994. Currently at his start-up company in Pakistan.
- 3. H. Esbensen, "Application of Genetic Algorithms for Cell Placement and Routing Problems," 1994. Currently at Avant! Fremont, California.

- 4. V. Ramachandran, "*Parallel Architectures for Multilayer Wire Routing Problems*," 1994. Currently at Cadence Design Systems, San Jose, California.
- 5. S. Mohan, "Design of Ultra-fast Digital Circuits using Quantum Electronic Devices," Dec. 1994. Currently at Xilinx Corporation, Campbell, California.
- 6. K. Chakraborty, "*Built-In Self-Repairable RAM Compiler Design*," Mar. 1997. Currently at Agere Design, Murray Hills, New Jersey.
- 7. M. Bhattacharya, "Simulation and Emulation of Digital Integrated Circuits Containing Resonant Tunneling Diodes," Oct 1999. Currently at Avant! Fremont, California.
- 8. S. Kulkarni, "Quantum MOS Circuits and Systems," Oct 1999. Working in IDT, Atlanta, Georgia.
- 9. A. Gonzalez, "Multiple-Valued Logic and High-Speed Digital Circuits Using Resonant Tunneling Diodes," June 2001. Currently at IDT, Atlanta, Georgia.
- 10. Li Ding, "Dynamic Noise Analysis in Deep Sub-micron CMOS VLSI Systems," Feb. 2004. Currently at Synopsis, Sunnyvale, California.
- 11. Q. W. Xu, "Accurate Interconnect Modeling for Efficient Transient Simulation in VLSI Chip Design," May 2006, currently at Cadence Design Systems, California.
- 12. B. Wang, "Accelerated Chip-level Thermal Analysis Using Multilayer Green's Function," May 2008, currently at VmWare, California.
- 13. W. H. Lee, "Applications of Nanoelectronic Technology to Image Processors, Velocity-Tuned Filters and Crossbar Memories", Dec 2008, currently working at Intel Corporation, California.
- 14. K. Song, "*The Modeling, Simulation and Design Plasmonic Nanoarchitecture for Ultrafast Circuit Systems*," Aug. 2010, currently working at Korean Institute of Machinery and Materials, Daejeon, Korea.
- 15. I. Ebong, "Methods of Training Memristors for Next Generation Computing," Dec. 2012, currently working as a Technical Advisor for Leydig, Voit & Mayer, Ltd., Chicago, Illinois.
- 16. X. Zhao, "Terahertz (THz) Waveguiding Architecture Featuring Doubly-Corrugated Spoofed Surface Plasmon Polariton (DC-SSPP): Theory and Applications in Micro-Electronics and Sensing," Dec. 2016, currently working at Apple, Inc., California.
- 17. M. Barangi, "Straintronics: A Leap towards Ultimate Energy Efficiency of Magnetic Memory and Logic", Dec. 2016, currently working at Apple, Inc., California.
- 18. Y. Yalcin, "Bio-inspired Hardware Architectures for Memory, Image Processing, and Control Applications," Dec. 2016, currently working at Cadence, California.
- 19. J. Kim, "Ultra Low-power Wireless Sensor Node Design for ECG Sensing Applications," Dec. 2016, currently working at Oracle, Inc., California.
- 20. N. Zheng, "Algorithm/Architecture Co-Design for Low-Power Neuromorphic Computing" Dec. 2017, currently working at Apple, Inc. California
- 21. M. Aghdajani, "Spoof Plasmon Polariton Based THz Circuitry," Dec. 2017, working at a start-up company at Austin, Texas.

## **B.** M.S. Theses/Projects Completed:

- 22. B. Brighton, Pseudo-Random Testing for Embedded Memories
- 23. K. Quasim, Analog Circuit Testing
- 24. J. Kapson, Parallel CAD Architecture
- 25. D. Berryman, Parallel Processing for VLSI Routing
- 26. M. Smith, Self-Repairable Memory Array Using Digital Neural Circuit
- 27. E. Chan, RTD-based Multi-valued Circuit Design
- 28. A. Arunachalam, Fine-Grained Parallel Routing
- 29. A. Gonzalez, Multi-valued Adder Design Using CMOS and RTD
- 30. A. Gupta, Self-Repairable ROM Generator
- 31. J. Xiong, Quantum MOS Circuit Design
- 32. G. Mittal, Simultaneous Switching Noise Analysis in Embedded Memories
- 33. V. Warraich, Web-based Applets Design for Digital Logic
- 34. M. Kumshikar, Amorphous TFT-based Driver Logic Design for AMLCD Panel
- 35. G. Shankar, Amorphous TFT-based Operational Amplifier Design for AMLCD Panel
- 36. V. Ramachandran, Array Machine for VLSI Routing
- 37. S. Mohan, Parametric Testing for SRAM's Using GaAs High Electron Mobility Transistors

- 38. S. Kulkarni, CMOS and RTD-based Correlators Design
- 39. K. Shahookar, Genetic Algorithm for VLSI Placement
- 40. H. Chan, Macro-cell Placement Using Genetic Algorithm
- 41. L. Ding, Noises in Deep Sub-micron VLSI Chips
- 42. Q. W. Xu, VLSI Interconnect Modeling Using Differential Quadrature Method
- 43. B. Wang, 3-Dimensional Full Chip Simulation by Transmission Line Matrix Method
- 44. H. Zhang, Ultra-fast RTD-based Circuit Design
- 45. S.R. Li, RTD-based Cellular Nonlinear Networks
- 46. D. Shi, Quantum Dot Based Image Processing
- 47. M. Rajagopal, Modeling of Resonant Tunneling Diodes
- 48. W. Lee, Image Processing Applications of Quantum Dots
- 49. E. Ibong, Subthreshold Low-power Operational Amplifier Design
- 50. K. Song, Plasmonics Applications in VLSI
- 51. C. Ting, Modeling of Ionic Current through Memristors
- 52. Y. Yilmar, Straintronics Pipelined Adder Design
- 53. J. Qian, Green Function based Thermal Modeling
- 54. H. Liu, Straintronics SRAM Design
- 55. N. Zheng, Nanoscale Subthreshold Mixed Signal Chip Design
- 56. D. Hu, STDP based Learning Chip Design

#### Number of Doctoral Students Currently Being Supervised: 7.

#### C. Visiting Scholars (International Outreach)

1. Dr. T. Ueymura, NEC, Japan; 2. Prof. H. Choi, Hanyang University, South Korea; 3. Mr. H. Esbensen, Aarhus University, Denmark.; 4. Dr. Q. W. Xu, China; 5. Dr. J. P. Sun, Shanghai Jiao Tong University, China; 6. Prof. S. Duan, South East University, China; 7. Prof. Y. Yongbin, University of Electronic Science and Technology, China; 8. Mr. T. Glotzner, Germany; 9. Prof. L. Feng, University of Electronic Science and Technology, China; 10. Dr. M. Erementchouk, Russia

#### **D.** Undergrad Thesis & Project Supervised (International Outreach)

1. S. Sayyaparaju (Indian Institute of Technology, Roorkee), 2. H. Biswas (Indian Institute of Technology, Kanpur), 3. J. Induri (Indian Institute of Technology, Roorkee), 4. S. Kallia (Indian Institute of Technology, Kharagpur), 5. S. Panda (Indian Institute of Technology, Kahargpur), 6. A. Bhat (Birla Institute of Technology and Science, Pilani), 7. J. Shah (Birla Institute of Technology and Science, Pilani), 8. N. Talati (Birla Institute of Technology and Science, Goa), 9. Sun Li (Beijing University, China).

# **XVI.** Technical Presentations (excluding conferences and workshops)

#### Formal Talks at Universities

- 1. Multilayer VLSI routing techniques at University of California, Berkeley, California.
- 2. Memory testing at *Stanford University*, Palo Alto, California.
- 3. Beyond CMOS technologies and architectures at *California Institute of Technology*, Pasadena.
- 4. Beyond CMOS technologies and architectures at *Columbia University*, New York.
- 5. Quantum electronic circuit design at University of Illinois, Urbana-Champaign, Illinois.
- 6. Quantum electronic circuit design at University of California, Berkeley, California.
- 7. Quantum electronic circuit design at *Seoul National University*, Seoul, Korea.
- 8. Quantum electronic circuit design at *Beijing University*, Beijing, China.
- 9. Quantum electronic circuit design at Gerhard-Mercater University, Duisburg, Germany.
- 10. Quantum electronic circuit design at *Fraunhofer Institute*, Freiburg, Germany.

- 11. Quantum electronic circuit design at South West University, Chongqing, China.
- 12. Quantum electronic circuit design at University of Santiago, Spain.
- 13. VLSI layout design at *Princeton University*, Princeton, New Jersey.
- 14. Memory testing at *Purdue University*, West Lafayette, Indiana.
- 15. Memory testing at University of Southern California, Los Angeles, California.
- 16. Built-in self-repairable IC design at University of Iowa, Iowa City, Iowa.
- 17. Memory testing at King Fahd University, Saudi Arabia.
- 18. Quantum electronic circuit design at Nanjing University, Nanjing, China.
- 19. Memory testing at Johns Hopkins University, Baltimore, Maryland.
- 20. Quantum electronic circuit design at Ohio State University, Columbus, Ohio.
- 21. Quantum electronic circuit design at *Rice University*, Houston, Texas.
- 22. Quantum electronic circuit design at University of California at Riverside.
- 23. Quantum electronic circuit design at Notre Dame University, South Bend, Indiana.
- 24. Memory testing at University of Minnesota, Minneapolis, Minnesota.
- 25. Quantum electronic circuit design at University of Tokyo, Tokyo, Japan.
- 26. Quantum electronic circuit design at *Delft Technological University*, Delft, Netherlands.
- 27. Quantum electronic circuit design at King Fahd University, Saudi Arabia.
- 28. Quantum electronic circuit design at Universidad de Las Palmas de Gran Canaries, Spain.
- 29. Quantum electronic circuit design at *South East University*, Nanjing, China.
- 30. Beyond Moore's Law Disruptive Technologies at *Riken Lab*, Wako-shi, Japan.
- 31. Beyond Moore's Law Disruptive Technologies at *KAIST*, Daejeon, Korea.
- 32. Memory testing and repair algorithms at *Indian Institute of Technology*, New Delhi, India.
- 33. Beyond Moore's Law Technology and Architectures at *Riken Laboratory*, Tokyo, Japan.
- 34. Beyond Moore's Law Technology and Architectures at *Pazmany Peter Catholic University*, Budapest, Hungary.
- 35. Beyond Moore's Law Disruptive Technologies at South West University, Chonqing, China.
- 36. Versatile Applications of Memristors at *Politecnico di Torino*, Torino, Italy.
- 37. Beyond Moore's Law Disruptive Technologies at Shanghai Jiao Tong University, China.
- 38. Beyond Moore's Law Disruptive Technologies at *University Electronic, Science and Technology*, Chengdu, China.
- 39. Memory testing at Texas A&M University, College Station, Texas.
- 40. Beyond Moore's Law Disruptive Technologies at *A\*STAR*, Singapore.
- 41. Quantum electronic circuit design at Northwestern University, Evanston, Illinois
- 42. Built-in self-repairable IC design at Wayne State University, Detroit, Michigan.
- 43. VLSI layout design at Indian Institute of Science, Bangalore, India.
- 44. Quantum electronic circuit design at Indian Statistical Institute, Calcutta (Kolkata), India.
- 45. Quantum electronic circuit design at Indian Institute of Technology, Kharagpore, India.
- 46. Beyond Moore's Law Technology and Architectures, Asian Institute of Technology, Bangkok.
- 47. IEEE Distinguished Lecture at Indian Institute of Technology, Madras (Chennai), India.
- 48. IEEE Distinguished Lecture at University of Illinois, Chicago.
- 49. IEEE Distinguished Lecture at Indian Institute of Science, Bangalore, India.
- 50. IEEE Distinguished Lecture at Dhaka University, Dhaka, Bangladesh.
- 51. IEEE Distinguished Lecture at Tata Institute of Fundamental Research, Mumbai, India.
- 52. IEEE Distinguished Lecture at Indian Institute of Technology, Bombay (Mumbai), India.
- 53. IEEE Distinguished Lecture at Jadavpur University, Calcutta (Kolkata), India.
- 54. Quantum electronic circuit design at *Nanyang Technological University*, Singapore.

#### **Formal Visits to University Laboratories**

- 55. VLSI Design and Education Center, University of Tokyo, Tokyo, Japan.
- 56. Nanoscale Science and Engineering Center, Harvard University, Harvard, Massachusetts
- 57. Computer Engineering Research Center, University of Texas, Austin, Texas.
- 58. Nanoelectronics Laboratory, University of Texas, Dallas, Texas.
- 59. Technical University of Budapest, Budapest, Hungary.
- 60. Massachusetts Institute of Technology, Cambridge, Massachusetts.
- 61. University of North Carolina, Chapel Hill.

- 62. Virginia Commonwealth University, Richmond, Virginia.
- 63. *Duke University*, Durham, North Carolina
- 64. Oxford University, Oxford, England.
- 65. Zheng Zhou Light Industry University, Zheng Zhou, China
- 66. Nanocenter at University of Virginia, Charlottesville, Virginia
- 67. Supercomputing Center at University of California at San Diego, California.
- 68. Quantum Information Center at California Institute of Technology, Pasadena, California.

## XVII. List of Courses Taken During M.Sc. (in CS) and Ph.D. (in CE) Study

My BS degrees were in Physics Honors and Electrical Engineering, while my MSc and PhD degrees were in CS and CE, respectively. I took the following CS and CE courses while doing my MSc and PhD:

 Analysis of Algorithms, 2) Artificial Intelligence, 3) Computer Networks, 4) Computer Architecture, 5) Software Engineering, 6) Local Area Networks, 7) Adaptive Systems, 8) VLSI Complexity Theory, 9) Switching Theory and Digital Logic Design, 10) Parallel Computer Architectures, 11) Minicomputer System Architectures, 12) VLSI Layout Automation and Circuit Simulation, 13) VLSI System Design, 14) AI Based CAD for VLSI, 15) Digital Testing and Fault Tolerance, and 16) Programming Languages.

Ph.D. Thesis Title: Testing and Fault-Tolerance Aspects of High-Density Random-Access Memory, University of Illinois at Urbana-Champaign, 1988. Synopsis: The thesis introduced the "line-mode plurality testing technique" for high-density DRAM and CAM chips. Based on this design-for-testability approach, fast parallel testing algorithms were developed for testing a broad class of parametric and pattern-sensitive faults. The resulting test procedures are significantly more efficient than previous approaches due to test length optimization by applying the chromatic plane ornamentation theory. In many embedded memory applications where neither the input address and read/write lines are externally controllable nor are the output lines directly observable, the proposed algorithms can be adapted for implementing deterministic built-in self-test (BIST) circuits by designing the read/write sequences through Hamiltonian tours on the hypercube graph. Also, the thesis presented an extensive amount of Markov modeling and probabilistic analysis in order to determine the lengths of randomly applied test patterns for various classes of functional faults in scattered and small embedded-memories where the proposed deterministic BIST technique cannot be incorporated. Finally, the thesis addressed the improvement of storage reliability by two orders of magnitude by introducing a new on-chip error correcting (ECC) technique capable of correcting the double-bit errors due to alpha particles striking between the 3-D vertically integrated trench DRAM cells. The thesis also analyzed the limitations of popular types of double-bit ECC techniques like the Projective Geometry Code in VLSI applications. The research resulted in 6 archival journal papers, 6 conference papers, and several chapters in two books on semiconductor memories coauthored by me.

NB: Even though when the thesis was written in 1987 DRAM chip size was merely 1 Mega bit and the proposed "line-mode plurality testing technique" was not necessary, the proposed method has been widely adopted by memory chip manufacturers in Giga-bit DRAM chips in order to reduce the memory chip testing time by a significant margin (nearly a thousand times).

## **XVIII. Details of My Research Accomplishments:**

I have secured 54 research grants (21 NSF, 19 Department of Defense, 8 Industrial, 2 Korean Govt., and 3 others) amounting to nearly \$14 Million (for my share) and over \$40 Million (collective) to conduct the above research projects. Diversity, girth, vision, and synergistic problem solving are the hallmark of my group's research that integrates multidimensional knowledge from solid-state devices, circuit theory, numerical analysis, electromagnetic theory, and quantum physics. While such innovative research approach has enabled us to establish the theoretical foundation for solving complex problems in nanoscale VLSI systems, they have also been widely adopted in commercial VLSI systems, thereby providing technology transitioning of our federally and privately funded research work.

#### I. Evolutionary Research -- Where the Puck is Going to be

My MS thesis described a vision for "multicore parallel processor" (Intel and AMD built multicore chip about 20 years later and on-chip parallel processing is now being widely adopted) by combining VLSI complexity theory, parallel computer architectures, and mathematical theory of chromatic plane ornament, which appeared in 3 major computer journals and 3 archival conference proceedings. I extended my MS thesis work to design efficient quad-tree data-structures for 2- dimensional query processing in computer vision, video image processing, and geographical map analysis.

#### 1. Conventional Semiconductor Memories

In 1985, when I joined the University of Illinois for my PhD, I was recruited to work in a Semiconductor Research Consortium (SRC) research project to develop new testing methodologies for semiconductor memory chips. At that time, commercial test equipment used simple functional testing methods to detect rudimentary manufacturing defects, and the university research was primarily confined in incremental refinement of functional test algorithms. Since I had worked six years in industrial R&D laboratories after my BS degree, I could envision the need for new way of accelerated memory chip testing with the aggressive increase in density of integration due to scaling. For the first time, I combined the concepts of VLSI process technology, memory layout, circuit design, and theoretical techniques like graph theory and Markov chain modeling to invent "In-line testing" circuitry and comprehensive accelerated test procedures that curtailed "chip testing time" by nearly a thousand times.

Also, 10 years after my doctoral work on testable memory design, several semiconductor manufacturers adopted my invention in their products, thereby impacting the DRAM industry. I was hired as Expert Witness to help Samsung, Hyundai, Hynix, Nvidia and Nanya in 10 different major lawsuits. Some of these companies adopted my published papers in their memory products and were later sued by companies who had secured patents based on my research ideas that predated those patents. In 1997, Professor Sudhakar Reddy of University of Iowa, a pioneer in the field of VLSI testing affirmed my fundamental contributions in memory testing: "Dr. Mazumder was the first to argue that testing of random-access memories will require parallel and built-in testing of RAMs. This is now the practice in both off-line and built-in testing of RAMs."

My student and I invented an innovative testing method of embedded memories for programming FPGAs through the newly introduced IEEE/JTAG standard for boundary-scan port in 1997. I was hired in 2011 to help Xilinx, Altera, and Lattice Semiconductor who were sued by a test company for infringing on its 2003 patent, which was derived from our previously published papers. Our invention on boundary- scan testing was widely adopted by FPGA industry.

In 1991, for the first time our group developed an efficient *self-healing* methodology for VLSI chips, which was later adapted (in 1997) in our *self-repairable* RAM compiler. In Oct. 1995 by Prof. Kent W. Fuchs who is currently the President of University of Florida at Gainesville recognized my original contributions: "Dr. Mazumder also initiated the area of built-in self-repair for memories. He was the first to develop designs for embedded repair of memory and computational arrays." I have coauthored two definitive books on testing and reliability of high-density semiconductor memories that are widely used by VLSI practicing engineers in industry as well as academic researchers. "Simplicity is the ultimate sophistication" is the key to numerous design ideas proposed in our books.

#### 2. Emerging Memory Technologies

As conventional static and dynamic random-access memories are confronting multiple formidable challenges with CMOS technology rapidly shrinking to its fundamental limits, our research transcended the realms of conventional memory technologies by pursuing *three* disparate types of emerging memory technologies. We made key inventions that resulted in *five* US patents and several archival journal papers. Our group studied co-integration of quantum tunneling diodes with DRAM and invented key circuit elements for *"tunneling dynamic memory* (TRAM)" technology that eliminated refreshing of DRAM cells and saved energy consumption and soft errors significantly. Our group subsequently invented adaptive programming and erasing techniques for nonvolatile *"resistive memory* (RRAM)" technology that is now poised to replace conventional flash memories due to the superior integration density and lifespan of RRAM memories. Further, to push the frontiers of high-performance and reliable computing by developing nonvolatile magnetic memories inside microprocessor chips, my research group has worked on electron spin-based *"straintronics tunneling junction memory* (STJ-RAM)" technology. These memories have life span comparable to conventional SRAM and DRAM, thereby providing a roadmap for magnetic

solid-state memories that will slowly replace traditional SRAM-based cache memories as well as the bulk of main memories and solid-state disks that currently employ a combination of DRAM and flash memories.

#### II. Biology-inspired Disruptive Computing 1. Evolutionary Computing Using Genetic Algorithms

My research group has also done extensive research in biology-inspired computation to develop distributed VLSI chip layout algorithms over networked workstations and desktop computers. Our group developed evolutionary class of algorithms that mimic the Darwinian principle of "survival of the fittest" for biological species by designing multi-dimensional chromosome-encoding schemes to solve various types of VLSI layout automation problems. My overall vision in VLSI layout automation was to equip distributed networks of workstations with a specialized hardware accelerator board containing the polymorphic chips developed by my research group to accelerate different styles of VLSI routing algorithms, while Genetic Algorithms would speed up the cell placement algorithms over a cluster of networked workstations. Parallel implementations of the distributed algorithms demonstrated that super-linear speed-ups could be achieved not only for solving VLSI layout problems, but also for a wide variety of engineering problems. In order to promote research in mathematical modeling of the genetic algorithm, I coauthored a book with Dr. Elizabeth Rudnick to illustrate multidimensional genotype encoding schemes and phenotype optimization for different engineering applications. According to Professor Ernest Kuh of UC-Berkeley, who served as the Dean of Engineering and received numerous prestigious awards for his pioneering work in VLSI CAD: *"In physical design he is one of the top leaders especially in developing placement techniques: The genetic algorithms which he is a pioneer in applying to CAD has paid off."* 

#### 2. Biology-inspired Brain-like Neural Computing

Our research in early 1990's to empower VLSI memories and arrays *self-healing* and *self- repairable* by inventing compact neural networks was contemporaneous with Prof. Carver Mead's neuromorphic designs for artificial retina and cochlea on silicon substrates. Inspired by Caltech group's groundbreaking research, we invented hardware-friendly brain-like learning techniques such as spike time-dependent plasticity (STDP), reinforcement learning (Q-learning), and deep learning for real-time in-situ hardware learning. The innovative hardware was implemented on various low-power platforms to significantly accelerate the deployment of emerging Internet-of-Things (IoT) technology. We are presently designing ultra-low-power (ULP) brain-like learning chips with a view to enabling energy- constraint systems to sense, process, organize, and utilize the data more intelligently.

#### **III. Revolutionary Computing using Disruptive Technologies**

#### 3. Quantum Tunneling Technology

In 1992, I started collaborating with my colleague, Prof. George Haddad on a new quantum device, resonant-tunneling diode (RTD) that was originally invented by Dr. Leon Esaki of IBM for which he received Nobel Prize in Physics. The invention of RTD spurred worldwide research for the next- generation digital circuits using quantum-tunneling devices. George's group at Michigan was at that time working on RF circuits using RTDs, but they wanted to develop innovative digital circuits like Dr. Federico Capasso of AT&T Bell Labs, Dr. Gary Frazier of Raytheon, Dr. Gerry Solner of MIT Lincoln Lab, and several Japanese companies like NTT, NEC and Fujitsu. One of the stumbling blocks in the design of digital circuits was that commercial SPICE simulators could not simulate quantum tunneling devices and circuits. Because I had studied quantum physics during my BSc Physics Honors, I started working with Dr. J. P. Sun, who was a postdoctoral fellow in George Haddad's group, to develop the SPICE compatible component models for several types of quantum devices, and then my research group made in-depth study of DC and transient analysis mechanisms in Berkeley SPICE simulator. We designed new convergence algorithms and developed Quantum SPICE simulator that attracted several US and Japanese companies to collaborate with my research group in order to accurately simulate their circuits. Our research group received DARPA Research Award for our inventive work on RTD circuits and quantum circuit simulator. Prof. Richard Newton, Dean of Engineering of University of California at Berkeley and a co-inventor of SPICE commented in Oct. 1996: "I have studied his simulation work for quantum devices (e.g., his extensions to the SPICE program) and found it insightful, solid and practical, a necessary step to extend the research in this area".

In 1996, DARPA initiated a move to introduce quantum tunneling in commercial VLSI by combining Silicon-based RTDs with CMOS transistors. My research group developed several patented Quantum MOS circuits

by working in a consortium of US universities and semiconductor companies. QMOS was our "first" response to the call for discovering Beyond Moore's Law (BML) disruptive technologies that would push the frontier of commercial VLSI industry. At the end, Texas Instruments evaluated the commercial feasibility of QMOS VLSI chips and decided not to introduce QMOS in their production line because of yield and other constraints. Though DARPA ended its premiere Ultra research program in 1999, NSF continued to provide me with research grants to develop QMOS circuit and simulation technology and it may bounce back as commercial CMOS transistors become 3-D. Dr. Alan Seabaugh of Raytheon TI Systems who led the QMOS consortium observed in 1997: "Dr. Mazumder is unquestionably one of the principal leaders in the design of resonant tunneling circuits, and also unquestionably has simulated the largest systems based on these devices. His designs of RTD/transistor circuit have provided some of the first looks at this technology." Dr. Masafumi Yamamoto of NTT Research Laboratories in Japan concurred: "Dr. Mazumder is regarded as being a leading professional in the field of quantum functional circuit design."

Subsequently, I undertook more challenging revolutionary computing through fusion of sensing and processing by using self-assembled quantum dots and nanowires. Besides innovations for nanoarchitectures for sensing and in situ data processing, our major contributions entailed solving the Schrodinger equation in three-dimensionally constrained nano-structures and developing suitable transport models for tunneling currents through these structures. But for Hitachi Cambridge Research group in UK, none others had developed such transport models for quantum dots in electronic applications. I also received collaborative grants along with UCLA and Virginia Commonwealth University to fabricate nanocircuits consisting of quantum dots. Further, my research group had collaborated with Prof. Leon Chua of UC-Berkeley who invented CNN in 1987 and developed several cellular neural networks (CNNs) using quantum dots and quantum tunneling diodes.

#### 4. Terahertz Systems Research – Discoveries and Foundations

The terahertz spectral region, despite significant efforts, is still grossly underdeveloped and underexploited with the main obstacle being an efficient control of the flow of terahertz electromagnetic signals. AFOSR provided me with multi-year funding for developing VLSI applications of plasmonics and invited me to collaborate with Caltech, Stanford and Harvard researchers who received two MURI contracts for developing materials and process technologies for plasmonics devices. We utilized our Quantum SPICE experience to develop for the first time the SPICE-compatible circuit models for plasmonic structures such as nanoparticles and nanowires by developing innovative electrodynamic models. The original intent of this research was to develop an alternative interconnect technology for VLSI chips. However, the signal attenuation in "light on wire" (plasmonics at optical frequencies) interconnect was prohibitively high which led my research group to develop spoof surface plasmon polariton (SSPP) modes that allow terahertz signal to propagate without much attenuation. Terahertz spoof plasmons not only provide solutions to traditional problems such as efficient delivery and control of radiation, but also open new vistas that are unavailable in microwave and too challenging in optical spectral regions. Our work entails three key ingredients of emerging classes of THz applications enabled by SSPP: i) efficient delivery of the THz radiation, ii) precise control over the phase of the THz electromagnetic field, and iii) giant enhancement of the field-matter interaction. My research group has invented several terahertz components such as Boolean switches, interferometer, analog-todigital converter, and beam-splitter for which we were granted five US patents.

#### IV. Other Significant Research in CMOS VLSI

Over the course of the last 24 years, my research group has developed many other cross-cutting and synergistic problem solving methodologies for VLSI systems which have been cataloged into 6 different topical areas at my website. Notably, fusion of electromagnetic (EM) theory, VLSI circuit theory, and numerical analysis has led to thermal modeling and failure analysis of electro magnetic radiation effect on integrated circuits. Rigorous VLSI optimization techniques have been developed to maximize the circuit speed, noise, and energy performance metrics. My research group has also designed several types of innovative VLSI chips around new applications such as polymorphic architectures for unified VLSI routing, neuromorphic chips for self-repair of VLSI arrays, ultra-low-power wireless sensing network (WSN) processor for wearable electronics, and many others as displayed at my website.