# PUBLICATIONS OF PINAKI MAZUMDER

# **Books and Book Chapters**

# Books

- 1. <u>P. Mazumder</u> and K. Chakraborty, "Testing and Testable Design of Random-Access Memories", *Kluwer Academic Publishers*, 1996 (428 pages).
- 2. <u>P. Mazumder</u> and E. Rudnick, "Genetic Algorithms for VLSI Layout and Test Automation", *Prentice Hall*, 1999 (460 pages).
- 3. K. Chakraborty and <u>P. Mazumder</u>, "Fault Tolerance and Reliability Aspects of Random-Access Memories," *Prentice Hall*, 2002. (440 pages).
- 4. <u>P. Mazumder,</u> "Introduction to Digital Systems", Video Book on DVD, produced at MGM Studio (Orlando, Florida), *Laureate Education, Inc.*, 2005.
- 5. <u>P. Mazumder</u>, "Models and Techniques for VLSI Routing", *Springer Verlag*, (under preparation)
- 6. R. Rajasuman (Editor) and <u>P. Mazumder</u> (Editor), "Semiconductor Memories: Testing and Reliability", *Computer Science Press*, May 1998.
- 7. R. J. Lomax (Editor) and <u>P. Mazumder</u> (Editor), "Great Lakes Symposium on VLSI, 1999", *Computer Science Press*, March 1999.
- 8. <u>P. Mazumder</u> and K. Shahookar, "MathGuru Tutorial" for K-12 Education Software.

# **Book Chapters**

- K. Shahookar and <u>P. Mazumder</u>, "Standard Cell Placement and the Genetic Algorithm", Book chapter in "Advances in Computer-Aided Engineering Design, Vol. II", I. N. Hajj (editor), *Jai Press*, Greenwich, Connecticut, 1990, pp. 159-234.
- W. K. Fuchs, M. F. Chang, S. Y. Kuo, <u>P. Mazumder</u> and C. B. Stunkel, "The Impact of Parallel Architecture Granularity on Yield", Book chapter in "Designing for Yield," Moore, Strowjas and Maly (editors), *Adam Hilger Publisher*, 1988.
- <u>P. Mazumder</u> and J. H. Patel, "Parallel Testing of Parametric Faults in DRAM", in "Advanced Research in VLSI: Design and Applications of Very Large Scale Systems", Leighton and Allen (editors), *MIT Press*, 1988. (Presented at the 5-th Massachusetts Institute of Technology Conference on VLSI).
- 12. <u>P. Mazumder</u>, "Design of a Fault-Tolerant DRAM with New On-Chip ECC", Book Chapter in "Defects and Fault Tolerance in VLSI Systems", I. Koren (editor), *Plenum Press*, 1989.
- H. Chan and <u>P. Mazumder</u>, "A Systolic Architecture for High-Speed Hyper-graph Partitioning Using a Genetic Algorithm", Book Chapter in "Progress in Evolutionary Computation", Vol. 956, *Springer- Verlag*, Heildelberg, 1995, pp. 109-126.

### **Reviewed Journal Publications**

**Cataloging of Journal Publications** 

- 1. Semiconductor Memory Systems Papers: 14, 15, 16, 17, 18, 19, 20, 21, 22, 28, 30, 36, 44, 81, 96
- 2. *Quantum Tunneling Circuits and CAD Tools* Papers: 33, 35, 36, 37, 38, 39, 47, 48, 49, 53, 70, 97, 99, 100, 101
- 3. VLSI Circuit Optimization Techniques Papers: 74, 79, 80, 84
- 4. Bio-Inspired Computing Papers: 57, 62, 64, 65, 69, 92, 93
- 5. Reliable VLSI Systems Design Papers: 23, 24, 25, 26, 27, 28, 31, 34, 75, 77, 78
- 6. Plasmonics and THz Bio-Sensing 86, 88, 89, 90, 91, 98
- 7. *Quantum Physics and VLSI Synergies* Papers: 40, 41, 42, 45, 50, 51, 76, 84, 85, 87, 92, 93, 94, 95, 100, 101
- 8. EM Theory and VLSI Synergies Papers: 71, 72, 73, 82, 83, 91, 98
- 9. Innovative VLSI Chip and System Design Papers: 29, 32, 46, 52, 54, 55, 56, 58, 59, 67, 97
- 10. VLSI Complexity Issues Papers: 43, 60, 61, 63, 66, 68
  - 14. <u>P. Mazumder</u>, J. H. Patel and W. K. Fuchs, "Methodologies for Testing Embedded Content-Addressable Memories", *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Jan. 1988, pp. 11-20.
  - P. Mazumder, "Parallel Testing of Parametric Faults in a Three-Dimensional Dynamic Random-Access Memory", *IEEE Journal of Solid-State Circuits*, Vol. 23, No. 4, Aug. 1988, pp. 933-942.
  - 16. <u>P. Mazumder</u> and J. H. Patel, "Parallel Testing of Pattern-Sensitive Faults in Random-Access Memory", *IEEE Transactions on Computers*, Vol. 38, No 3, Mar. 1989, pp. 394-404.
  - P. Mazumder and J. H. Patel, "An Efficient Built-In Self-Testing Algorithm for Random-Access Memory", *IEEE Transactions on Industrial Electronics* (Special Issue on Testing) Vol. 36, No. 3, May 1989, pp. 394-407.
  - 18. J. S. Yih and <u>P. Mazumder</u>, "Circuit Behavior Modeling and Compact Testing Performance Evaluation", *IEEE Journal of Solid-State Circuits*, Vol. 26, No. 1, Jan. 1991, pp. 62-65.
  - P. Mazumder and J. H. Patel, "A Comprehensive Study of Random Testing for Embedded RAM's Using Markov Chains", *Journal of Electronic Testing: Theory and Applications*, Vol. 3 No. 4, Nov. 1992, 235-250.
  - S. Mohan and <u>P. Mazumder</u>, "Analytical and Simulation Studies of Failure Modes in SRAM's Using High-Electron Mobility Transistors", *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 12, No. 12, Dec. 1993, pp. 1885-1896.
  - 21. <u>P. Mazumder</u> and J. P. Hayes, "Testing and Improving the Testability of Multi-megabit Memories", *IEEE Design and Test of Computers*, Mar. 1993, pp. 6-7.
  - 22. K. Chakraborty and <u>P. Mazumder</u>, "Technology and Layout Related Testing in Static Random-Access Memories", *Journal of Electronic Testing: Theory and Applications*, Aug. 1994.

- P. Mazumder, J. H. Patel and J. A. Abraham, "A Reconfigurable Parallel Signature Analyzer for Concurrent Error Correction in Dynamic Random-Access Memory", *IEEE Journal of Solid-State Circuits*, Vol. 25, No. 3, Jun. 1990, pp. 866-870.
- P. Mazumder and J. Yih, "Restructuring of Square Processor Arrays by Built-in Self-Repair Circuit," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 12, No. 9, Sept. 1993, pp. 1255-1265.
- 25. <u>P. Mazumder</u>, "A New On-Chip ECC Circuit for Correcting Soft Errors in DRAM's with Trench Capacitors," *IEEE Journal of Solid-State Circuits*, Vol. 27, No. 11, Nov. 1992, pp. 1623-1633.
- 26. R. Venkateswaran, <u>P. Mazumder</u> and K. G. Shin, "On Restructuring of Hexagonal Arrays," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 11, No. 12, Dec. 1992, pp. 1574-1585.
- 27. <u>P. Mazumder</u> and J. Yih, "A New Built-in Self-Repair Approach to VLSI Memory Yield Enhancement by Using Neural-Type Circuits," *IEEE Transactions on Computer-Aided Design* of *Integrated Circuits and Systems*, Vol. 12, No. 1, Jan. 1993, pp. 124-136.
- <u>P. Mazumder</u>, "Design of a Fault-Tolerant Three-Dimensional Dynamic Random-Access Memory with On-Chip Error-Correcting Circuit," *IEEE Transactions on Computers*, Vol. 42, No. 12, Dec. 1993, pp. 1453-1468.
- M.D. Smith and <u>P. Mazumder</u>, "Analysis and Design of Hopfield-type Network for Built-in Self-Repair of Memories," *IEEE Transactions on Computers*, Vol. 45, No. 1, Jan. 1996, pp. 109-115.
- K. Chakraborty and <u>P. Mazumder</u>, "New March Tests for Multi-port RAM Devices," *JETTA: Journal on Electronic Testing: Theory and Applications*, Vol. 16, No. 4, Aug. 2000, pp. 389-396.
- 31. <u>P. Mazumder</u>, "Built-In Self-Repair for WSI Hexagonal Processor Arrays," *IEEE Transactions* on VLSI Systems.
- 32. A. F. Gonzalez, M. Bhattacharya, S. Kulkarni, and <u>P. Mazumder</u>, "CMOS Implementation of a Multiple-Valued Logic Signed-Digit Adder Based on Negative Differential-Resistance Devices," *IEEE Journal of Solid-State Circuits*, Vol. 36, No. 6, June 2001, pp. 924-932.
- A. F. Gonzalez and <u>P. Mazumder</u>, "Multiple-Valued Signed-Digit Adder Using Negative Differential-Resistance Devices," *IEEE Transactions on Computers*, Vol. 47, No. 9, Sept. 1998, pp. 947-959.
- 34. A. Gupta, K. Chakraborty and <u>P. Mazumder</u>, "FTROM: A Silicon Compiler for Fault-Tolerant ROMs," *Integration, the International VLSI Journal*, Vol. 26, No. 1-2, Dec. 1998.
- 35. A. Seabaugh and <u>P. Mazumder</u>, "Quantum Devices and Their Applications," *Proceedings of the IEEE*, Vol. 7, No. 4, April 1999.

- 36. T. Ueymura and <u>P. Mazumder</u>, "Design and Analysis of Resonant-Tunneling-Diode (RTD) Based High Performance Memory System," *IEICE Transactions on Electronics* (Special Issue on Integrated Electronics and New System Paradigms), Vol. E82-C, No. 9, Sept. 1999.
- M. Bhattacharya and <u>P. Mazumder</u>, "Analysis and Simulation of RTD and HBT Based Threshold Gate Logic," *IEEE Trans. on Circuits and Systems II*, Vol. 47, No. 10, Oct. 2000, pp. 1080-1085.
- M. Bhattacharya and <u>P. Mazumder</u>, "Augmentation of SPICE for simulation of RTD Based Circuits," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 20, No. 1, Jan, 2001, pp. 39-50.
- 39. <u>P. Mazumder</u>, S. Kulkarni, G. I. Haddad, and J. P. Sun, "Digital Applications of Quantum Tunneling Devices," *Proceedings of the IEEE*, Apr. 1998, pp. 664-688, (Invited paper).
- 40. J. P. Sun, G. I. Haddad, <u>P. Mazumder</u> and J. Schulman, "Resonant Tunneling Diodes: Device and Modeling," *Proceedings of the IEEE*, Apr. 1998, pp. 641-663.
- S. Mohan, <u>P. Mazumder</u>, G. I. Haddad, R. Mains, and J. P. Sun, Ultra-fast Pipelined Adders Using Resonant Tunneling Transistors, *IEE Electronics Letters*, Vol. 27, No. 10, May 1991, pp. 830-831.
- 42. G. I. Haddad and <u>P. Mazumder</u>, "Tunneling Devices and Their Applications in High-Functionality/Speed Digital Circuits," *Journal of Solid State Electronics*, Vol. 41, No. 10, Oct. 1997, pp. 1515-1524.
- 43. <u>P. Mazumder</u>, "Evaluation of On-Chip Static Interconnection Networks," *IEEE Transactions* on Computers, C-36, Mar. 1987, pp. 365-369.
- S. Mohan, <u>P. Mazumder</u> and G. I. Haddad, "A Sub-nanosecond 32-bit Multiplier Using Negative Differential Resistance Devices," *IEE Electronics Letters*, Oct. 1991, Vol. 27, No. 21, pp. 1929-1931.
- 45. S. Mohan, <u>P. Mazumder</u>, G.I. Haddad and W. L. Chen, "Pico Second Pipelined Adder Using Three-Terminal NDR Devices," *IEE Proceedings-E: Computers and Digital Techniques*, Vol. 141, No. 2, Mar. 1994, pp. 104-110.
- 46. R. Venkateswaran and <u>P. Mazumder</u>, "Design of a Coprocessor for Accelerating the Maze Routing in VLSI and PCB Layouts," *IEEE Transactions on VLSI Systems*, Mar. 1993, Vol. 1, No. 1, pp. 1-14.
- 47. S. Mohan, <u>P. Mazumder</u>, G. I. Haddad, R. Mains, and S. Sung, "Logic Design Based on Negative Differential Resistance Characteristics of Quantum Electronic Devices," *IEE Proceedings-G: Electronic Devices*, Vol. 140, No. 6, Dec. 1993, pp. 383-391.
- E. Chan, S. Mohan, <u>P. Mazumder</u> and G. I. Haddad, "Compact Multiple-valued Multiplexers Using Negative Differential Resistance," *IEEE Journal of Solid-State Circuits*, Vol. 31, No. 8, Aug. 1996, pp. 1151-1156.

- E. Chan, M. Bhattacharya and <u>P. Mazumder</u>, "Mask Programmable Multi-Valued Logic Gate Arrays Using Resonant Tunneling Devices," *IEE Proceedings-E: Computers and Digital Techniques*, Vol. 143, No. 5, Oct. 1996, pp. 289-294.
- 50. S. Mohan, J.P. Sun, <u>P. Mazumder</u> and G. I. Haddad, "Device and Circuit Models for Resonant Tunneling Devices for Circuit Simulation," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 140, No. 6, June 1995, pp. 653-662.
- 51. <u>P. Mazumder</u>, J.P. Sun, S. Mohan and G.I. Haddad, "DC and Transient Simulation of Resonant Tunneling Devices in NDR-SPICE," *Institute of Physics*, No. 141, Sept. 1994, pp. 867-872.
- 52. P. Fay, <u>P. Mazumder</u>, et al., "Digital Integrated Circuit Based on Monolithically Integrated In-AlAs/InGaAs/InP HEMT's and InAs/AlSb/GaSb Resonant Interband Tunneling Diodes," *Electronics Letters*, Vol. 37, No. 12, June 2001, pp. 758-759.
- 53. G.I. Haddad and <u>P. Mazumder</u>, "Tunneling Devices and Applications in High Functionality/Speed Digital Circuits," *Solid State Electronics*, Vol. 41, No. 10, Oct. 1997, pp. 1515-1524.
- 54. <u>P. Mazumder</u>, "An Economical Design of Programmable Seven Segments to Decimal Decoder," *Electronic Design News*, Apr. 1987, pp. 222-224, (Design Ideas Prize Winner).
- 55. <u>P. Mazumder</u>, "New Switched-Mode CSMA/CD Protocol That Improves the Performance of Delay-Critical Traffic," *Computer Systems Science and Engineering*.
- 56. <u>P. Mazumder</u>, "Satellite Communications versus Submarine Cables for Long Distance Links," *IETE Journal - A Special Issue on TV Communication in India*, 1976 (Best Student Paper Award Winner).
- 57. K. Shahookar and <u>P. Mazumder</u>, "A Genetic Approach to Standard Cell Placement with Meta-Genetic Parameter Optimization," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 9, No. 5, May 1990, pp. 500-511.
- R. Venkateswaran and <u>P. Mazumder</u>, "Hexagonal Array Machine for Multi-Layer Wire Routing," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 9, No. 10, Oct. 1990, pp. 1096-1112.
- 59. J. Yih and <u>P. Mazumder</u>, "A Neural Network Design for Circuit Partitioning," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 9, No. 12, Dec. 1990, pp. 1265-1271.
- 60. K. Shahookar and <u>P. Mazumder</u>, "VLSI Cell Placement Techniques," *ACM Computing Surveys*, Vol. 23, No. 2, June 1991, pp. 143-220.

K. Shahookar and <u>P. Mazumder</u>, Japanese translation of VLSI Cell Placement Techniques, *Bit: Computer Science '91, Kyoritsu Shuppan Co., Ltd.*, Tokyo, Japan, 1991.

61. <u>P. Mazumder</u>, "Decomposition Strategies for Quad-tree Data Structure," *Journal of Computer Vision, Graphics, and Image Processing*, Academic Press, June 1987, pp. 258-274.

- 62. H. M. Chan, <u>P. Mazumder</u> and K. Shahookar, "Macro-Cell and Module Placement by Genetic Optimization with Bit-Map Represented Crossover Operators," *Integration, the International VLSI Journal*, Dec. 1991, pp. 49-77.
- <u>P. Mazumder</u>, "Layout Optimization for Yield Enhancement in On-Chip VLSI/WSI Parallel Processing," *IEE Proceedings-E: Computers and Digital Techniques.* Vol. 139, No. 1, Jan. 1992, pp. 21-28.
- 64. S. Mohan and <u>P. Mazumder</u>, "WOLVERINES: A Distributed Standard Cell Placement Tool," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 12, No. 9, Sept. 1993, pp. 1312-1326.
- 65. K. Shahookar, W. Khamisani, <u>P. Mazumder</u>, S.M. Reddy, "Genetic Beam Search for Gate Matrix Placement," *IEE Proceedings-E: Computers and Digital Techniques*, Vol. 141, No. 2, Mar. 1994, pp. 123-128.
- 66. R. Venkateswaran and <u>P. Mazumder</u>, "DA Techniques for PLD and FPGA Based Systems," *Integration, the International VLSI Journal*, Vol. 17, Dec. 1994, pp. 191-240.
- R. Venkateswaran and <u>P. Mazumder</u>, "CHiRPS: A General-area Parallel Multi-layer Routing System," *IEE Proceedings-E: Computers and Digital Techniques*, Vol. 142, No. 3, May 1995, pp. 208-214.
- 68. <u>P. Mazumder</u> and J. Tartar, "Planar Topologies for Tree Representation," *Congressus Numerantium*, Vol. 46, May 1985, pp. 173-186.
- 69. H. Esbensen and <u>P. Mazumder</u>, "Viking: Macro-cell Placement by Genetic Algorithm," *IEE Proceedings-E: Computers and Digital Techniques.*
- L. Ding and <u>P. Mazumder</u>, "Noise-Tolerant Quantum MOS Circuits Using Resonant Tunneling Devices," *IEEE Transactions on Nanotechnology*, Mar. 2004, pp. 134-146.
- 71. Q.W. Xu, Z. Li, <u>P. Mazumder</u> and J. Mao, "Time-domain Modeling of High-speed Interconnects by Modified Method of Characteristics," *IEEE Transactions on Microwave Theory and Techniques*, Vol. 48, No. 2, Feb. 2000, pp. 323-327.
- Q.W. Xu and <u>P. Mazumder</u>, "Modeling of Lossy Multiconductor Transmission Lines," *IEEE Transactions on Microwave Theory and Techniques*, Vol. 50, No. 10, pp 2233-2246, Oct. 2002.
- 73. Q.W. Xu and <u>P. Mazumder</u>, "Equivalent-Circuit Interconnect Modeling Based on the Fifth-Order Differential Quadrature Methods," *IEEE Transactions on VLSI Systems*, Vol.11, No.6, Dec. 2003, pp.1068-1079.
- 74. L. Ding, D. Blaauw and <u>P. Mazumder</u>, "Accurate Estimation of Crosstalk Using Effective Coupling Capacitance," *IEEE Transactions on Computer-Aided Design of Integrated Systems*, Vol. 22, No.5, May 2003, pp.627-634.
- 75. K. Chakrabaorty, M. Bhattacharya, S. Kulkarni, A. Gupta and <u>P. Mazumder</u>, "BISRAMGEN: A Built-In Self-Repairable SRAM and DRAM Compiler," *IEEE Transactions on VLSI Systems*, Vol. 9, No. 2, Apr. 2001, pp. 352-364.

- 76. W. Wang, N. Gu, J.P. Sun, and <u>P. Mazumder</u>, "Gate Current Modeling of High-*k* Stack Nanoscale MOSFETs," *Solid-State Electronics*, vol. 50, pp. 1489-94, Oct. 2006.
- L. Ding and <u>P. Mazumder</u>, "Simultaneous Switching Noise Analysis Using Application Specific Device Modeling," *IEEE Transactions on VLSI* Systems. Vol.11, No.6, Dec.2003, pp.1146-1152.
- 78. A. F. Gonzalez and <u>P. Mazumder</u>, "Redundant Arithmetic: Algorithms and Implementations," *INTEGRATION, the International VLSI Journal*, Vol. 30, Dec. 2000, pp. 13-53.
- L. Ding and <u>P. Mazumder</u>, "On Optimal Tapering of FET Chains in High-Speed CMOS Circuits", *IEEE Transactions on Circuits and Systems*, Vol. 48, No. 12, Dec. 2001, pp. 1099-1109.
- L. Ding and <u>P. Mazumder</u>, "On Circuit techniques to Improve Noise Immunity of CMOS Dynamic Logic," *IEEE Transactions on VLSI Systems*, Vol. 12, No. 9, pp. 910-925, Sept. 2004.
- H. Zhang, <u>P. Mazumder</u>, L. Ding, and K. Yang, "Performance Modeling of Resonant Tunneling Based Random Access Memories," *IEEE Transactions on Nanotechnology*, July 2005, pp. 472-480.
- Q.W. Xu and <u>P. Mazumder</u>, "Efficient Modeling of Transmission Lines with Electromagnetic Wave Coupling by Using the Finite Difference Quadrature Method", *IEEE Transactions on VLSI Systems*, Vol. 15, No. 12, Dec. 2007, pp. 1289-1302.
- B. Wang and P. Mazumder, "Accelerated Chip-level Thermal Analysis Using Multilayer Green's Function," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 26, No. 2, Feb. 2007, pp. 325-244.
- 84. J. P. Sun, W. Wang, N. Gu and <u>P. Mazumder</u>, "Gate Current and Capacitance Models of Nanoscale MOSFETs," *IEEE Transactions on Electron Devices*. vol. ED-53, no. 12, Dec.2006, pp. 2950-57.
- 85. W.H. Lee and <u>P. Mazumder</u>, "Motion Detection by Quantum Dots Based Velocity-Tuned Filter", *IEEE Transactions on Nanotechnology*, Vol. 7, No. 3, May 2008, pp. 357-362.
- K. Song and <u>P. Mazumder</u>, "An Equivalent Circuit Modeling of an Equi-Spaced Metallic Nano-Particles (MNPs) Plasmon Wire," *IEEE Transactions on Nanotechnology*, Vol. 8, No. 3, pp. 412-418, May 2009.
- 87. <u>P. Mazumder</u>, S. R. Li and I. Ebong, "Tunneling Based Cellular Nonlinear Network Architectures for Image Processing", *IEEE Transactions on VLSI*, Vol. 17, No. 4, pp. 487-495, April 2009.
- K. Song and <u>P. Mazumder</u>, "Equivalent Circuit Modeling of Non-Radiative Surface Plasmon (SP) Energy Transfer along the Metallic Nanowire (MNW)", *IEEE Transactions on Nanotechnology*, Vol. 10, No. 1, pp. 111-120, January 2011.

- K. Song and <u>P. Mazumder</u>, "One Dimensional Periodic Surface Plasmon Photonic Crystal Slab (SPPCS) for a Nano-Photodiode", *IEEE Transactions on Nanotechnology*, Vol. 9, No. 4, pp. 470-473, July 2010.
- 90. K. Song and <u>P. Mazumder</u>, "Active Terahertz (THz) Spoof Surface Plasmon Polariton (SSPP) Switch Comprising the Perfect Conductor Meta-Material," *IEEE Transactions on Electron Devices*, Vol. 56, 2792-2799, 2009.
- 91. K. Song and <u>P. Mazumder</u>, "Dynamic Terahertz Spoof Surface Plasmon Polariton Switch based on Resonance and Absorption", *IEEE Transactions on Electron Devices*, 58 (7), 2172-2176, July 2011.
- 92. S. H. Jo, T. Chang, I. Ebong, B. B. Bhadviya, <u>P. Mazumder</u> and W. Lu, "Nanoscale Memristor Device as Synapse in Neuromorphic Systems," *Nano Letters Journal*, Volume 10, Issue 3, 5 pages, March 2010.
- 93. I. Ebong, and <u>P. Mazumder</u>, "Memristor based STDP Learning Network for Position Detection," *Proceedings of the IEEE*, 2012. (to appear)
- 94. <u>P. Mazumder</u>, S. Kang, and R. Waser, "Device, Model, and Applications of the Fourth circuit element," *Proceedings of the IEEE*, 2012. (to appear)
- 95. W. H. Lee and P. Mazumder, "Color Image Processing Using Multi-Peak RTD's", ACM Journal of Emerging Technologies. (to appear)
- 96. I. Ebong and P. Mazumder, "Self-Controlled Writing and Erasing in a Memristor Crossbar Memory," *IEEE Transactions on Nanotechnology*, Vol. 10, No. 6, Nov. 2011, pp. 1454-1463.
- 97. Y. Yilmaz and P. Mazumder, "Non-Volatile Nanopipelining Logic using Multiferroic Single-Domain Nanomagnets," *IEEE Transactions on Very Large Scale Integration Systems*. (to appear)
- 98. X. Zhao, K. Song and P. Mazumder, "Analysis of Doubly Corrugated Spoof Surface Plasmon Polariton (DC-SSPP) THz Waveguiding Structure with Narrow-band Transmission," *IEEE Transactions on Terahertz Science and Technology* (to appear)

### **Journal Papers under Review**

- 99. S. Duan, X. Hu, L. Wang, and P. Mazumder, "Memristor-Based RRAM with Applications", *IEEE Transactions on Nanotechnology.*
- 100. S. Duan, X. Hu, L. Wang, and P. Mazumder, "Memristive Cellular Neural/Nonlinear Network with Applications", *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*.
- 101. M. Rajagopal and P. Mazumder, "A Model for Steady-State, Ballistic Charge Transport through Quantum Dot Layer Super-lattices" (37 pages).

#### **Rigorously Reviewed Conference Publications**

(Generally these conferences have acceptance ratio between 15% and 35% and they require rigorous review of full paper before the decision on a paper is made. The following papers are mostly 4 or more published pages in the proceedings).

- 102. <u>P. Mazumder</u>, J. H. Patel and W. K. Fuchs, "Design and Algorithms for Parallel Testing of Random-Access and Content-Addressable Memory," *Proceedings ACM/IEEE 24th Design Automation Conference*, Florida, Jun. 1987, pp. 688-694 (nominated for the Best Paper Award).
- 103. <u>P. Mazumder</u>, "Evaluation of Three Interconnection Networks for CMOS VLSI Implementation," *Proceedings IEEE International Conference on Parallel Processing*, St. Charles, Illinois, Aug. 1986, pp. 200-207.
- 104. <u>P. Mazumder</u> and J. H. Patel, "Methodologies for Testing Embedded Content-Addressable Memories," *Proceedings IEEE 17th International Symposium on Fault-Tolerant Computing*, Jul. 1987, Pittsburgh, Pennsylvania, pp. 270-275.
- 105. <u>P. Mazumder</u>, "A Novel Universal Seven-Segment-to-Decimal Decoder," *Proceedings IEEE* 6th Biennia University, Government and Industry Microelectronics (UGIM) Conference, Alabama, Jun. 1985.
- 106. <u>P. Mazumder</u> and J. H. Patel, "An Efficient Built-In Self-Testing Algorithm for Random-Access Memory," *Proceedings IEEE International Test Conference*, Sep. 1987, pp. 1072-1077.
- 107. <u>P. Mazumder</u> and J. H. Patel, "A Novel Fault-Tolerant Design of Testable Dynamic Random-Access Memory," *Proceedings IEEE International Conference on Computer Design*, New York, Oct. 1987, pp. 306-309.
- 108. <u>P. Mazumder</u> and J. Tartar, "Planar Topologies for Tree Representation," *Proceedings 14th Annual Conference on Numerical Mathematics and Computing Science*, Winnipeg, Canada, Sep. 1984.
- 109. <u>P. Mazumder</u> "On-Chip Double-Error-Correction Coding Circuit for Three-Dimensional DRAM's," *Proceedings IEEE International Test Conference*, Sep. 1988, Washington, pp. 279-288.
- P. Mazumder, "A New Strategy for Oct-tree Representation of Three-Dimensional Objects," *Proceedings IEEE Conference on Computer Vision and Pattern Recognition*, Jun. 1988, Ann Arbor, pp. 270-275.
- 111. <u>P. Mazumder</u>, "An Efficient Design of Embedded Memories for Random Pattern Testability," *Proceedings IEEE International Conference on Wafer Scale Integration*, Jan. 1989, San Francisco, pp. 230-237.
- 112. <u>P. Mazumder</u> and J. Yih, "Fault-Diagnosis and Self-Repairing of Embedded Memories by Using Electronic Neural Network," *Proceedings IEEE 19th Fault-Tolerant Computing Symposium*, Chicago, Jun. 1989, pp. 270-277.

- 113. J. Yih and <u>P. Mazumder</u>, "A Neural Network Design for Circuit Partitioning," *Proceedings* ACM/IEEE 26<sup>th</sup> Design-Automation Conference, Las Vegas, Jun. 1989, pp. 406-411.
- 114. R. Venkateswaran and <u>P. Mazumder</u>, "Hexagonal Array Machine for Multi-Layer Wire Routing," *Proceedings IEEE International Conference on Computer-Aided Design*, Nov. 1989.
- 115. K. Shahookar and <u>P. Mazumder</u>, "A Genetic Approach to Standard Cell Placement with Meta-Genetic Parameter Optimization," *Proceedings IEEE European Design Automation Conference*, Glasgow, England, Mar. 1990, pp. 370-378.
- 116. R. B. Panwar and <u>P. Mazumder</u>, "A Parallel Karmarkar Algorithm Implemented on Orthogonal Tree Networks," *Proceedings International Parallel Processing Conference*, Aug. 1990, Vol. 3., pp. 270-273.
- 117. <u>P. Mazumder</u> and J. Yih, "Built-In Self-Repair Techniques for Yield Enhancement of Embedded Memories," *Proceedings IEEE International Test Conference*, Sep. 1990, pp. 833-841.
- 118. S. Mohan and <u>P. Mazumder</u>, "Wolverine: A Distributed Standard Cell Placement Tool," *Proceedings IEEE European Design Automation Conference*, Hamburg, Germany, Sep. 1992.
- R. Venkateswaran, <u>P. Mazumder</u> and K. G. Shin, "On Restructuring of Hexagonal Processor Arrays," *IEEE Intl. Conf. on Defect and Fault Tolerance in VLSI Systems*, Pittsburgh, Nov. 1991.
- 120. <u>P. Mazumder</u> and J. Yih, "Processor Array Self-Reconfiguration by Neural Networks," *IEEE Intl. Wafer Scale Integration*, Jan. 1992.
- 121. S. Mohan and <u>P. Mazumder</u>, "Fault Characterization and Testing of GaAs Static Random-Access Memories using High-Electron Mobility Transistors," *Proceedings on IEEE International Test Conference*, Nashville, Oct. 1991, pp. 665-674.
- 122. K. Shahookar, P. Mazumder and S. M. Reddy, "Gate Matrix Placement by Genetic Algorithm Combined with Beam Search," *Proceedings on IEEE International VLSI Conference*, Jan. 1993.
- 123. <u>P. Mazumder</u>, "An Integrated Built-in Self-Testing and Self-Repair of Hexagonal Arrays," *Proceedings On IEEE International Test Conference*, Baltimore, Sep. 1992.
- 124. W.L. Chen, G.I. Haddad, G.O. Munns, S. Mohan <u>and P. Mazumder</u>, "InP-Based Quantum Effect Devices: Device Fabrication and Application in Digital Circuits," *Proceedings on International Electron Device and Material Symposium*, Taipei, Taiwan, Nov. 1992.
- 125. K. Shahookar and <u>P. Mazumder</u>, "Genetic Min-cut Partitioning," *Proceedings on IEEE International VLSI Conference*, New Delhi, India, 1995.
- 126. H. Esbensen and <u>P. Mazumder</u>, "SAGA: Unification of Genetic Algorithm with Simulated Annealing and Its Application to Macro-Cell Placement," *Proceedings on IEEE International VLSI Conference*, Calcutta, India, Jan. 1994.

- 127. H. Esbensen and <u>P. Mazumder</u>, "A Genetic Algorithm for the Steiner Routing Problem in a Graph," *Proceedings on European Design Automation Conference*, Paris, Mar. 1994.
- 128. E. Chan, S. Mohan, P. Mazumder and <u>G. I. Haddad</u>, "Multi-valued Multiplexer Design Using Resonant Tunneling Devices and Heterojunction Bipolar Transistors," *Proceedings on Government Microcircuits Application Conference*, San Diego, Nov. 1994.
- 129. S. Mohan, <u>P. Mazumder</u> and G. I. Haddad, "NDR SPICE: A Circuit Simulator for Resonant Tunneling Devices," *Proceedings on IEEE International Compound Semiconductors Conference*, San Diego, Sep. 1994.
- M.D. Smith and <u>P. Mazumder</u>, "Analysis and Design of Hopfield-type Network for Built-in Self-repair of Memories," *Proceedings on Government Microcircuit Application Conference*, San Diego, Nov. 1994.
- 131. E. Chan, <u>P. Mazumder</u> and G.I. Haddad, "Mask Programmable Multi-Valued Logic Gate Arrays Using RTD's and HBT's," *Proceedings on Government Microcircuit Applications Conference*, Orlando, Mar. 1996.
- 132. S. Mohan, <u>P. Mazumder</u> and G. I. Haddad, "A New Circuit Simulator for Negative Resistance Devices," *Proceedings on IEEE Intl. Electron Devices Meeting*, Dec. 1994.
- 133. H. Chan and <u>P. Mazumder</u>, "Genetic Algorithms and Graph Partitioning," *Proceedings on AAAI Conference*, Sydney, Australia, Nov. 1994.
- 134. <u>P. Mazumder</u>, K. Saluja and M. Franklin, "Technology Testing of DRAM's," *Proceedings* on *IEEE Memory Testing Symposium*, San Jose, Aug. 1995.
- 135. S. Kulkarni, <u>P. Mazumder</u> and G.I. Haddad, "31-bit Parallel Correlators Using RTD's and HBT's," *Proceedings on IEEE Nanoelectronic and Micro-mechanics Conference*, Houston, Nov. 1995.
- 136. S. Kulkarni, <u>P. Mazumder</u> and G.I. Haddad, "An FPGA Implementation of a 31-bit Correlators Design," *Proceedings on IEEE International VLSI 1996 Conference*, Jan. 1996.
- 137. K. Chakraborty and <u>P. Mazumder</u>, "An Efficient, Bus-layout Based Method for Early Diagnosis of Bussed Driver Shorts in Printed Circuit Boards," *Proceedings on International Conference on Computer-Aided Design*, Santa Clara, Nov. 1996.
- 138. A. Gonzalez and <u>P. Mazumder</u>, "High-speed Signed-digit Adder Using RTD's and MOSFET's," *Proceedings on Government Microcircuits Applications Conference*, Las Vegas, Mar. 1997.
- 139. G.I. Haddad and <u>P. Mazumder</u>, "Resonant Tunneling Devices and Their Applications," *Proceedings on IEEE Symposium of Heterostructure Devices*, Sapporo, Japan, Aug. 1996. (Invited)
- 140. <u>P. Mazumder</u>, "Multi-valued Logic Design Using HBT's and RTD's," *Proceedings on Frontiers in Electronics*, Tenerife, Spain, Jan. 1997. (Invited).

- 141. K. Chakraborty and <u>P. Mazumder</u>, "Efficient Marching Algorithms for Testing Multi-port Memories at the Board Level," *Proceedings on IEEE European Design and Test Conference*, Mar. 1997, Paris, France.
- 142. <u>P. Mazumder</u>, "Parallel VLSI-Routing Models for Polymorphic Processors Array (embedded tutorial)," *Proceedings on IEEE International VLSI Conference*, Hyderabad, India, Jan. 1997.
- 143. <u>P. Mazumder</u>, "Ultra-fast Circuits and Systems Using Quantum Devices," *Proceedings on Frontiers in Electronics*, Tenerife, Spain, Jan. 1997. (Invited)
- 144. <u>P. Mazumder</u> and G.I. Haddad, "Digital Applications of NDR Devices" *Proceedings on IEEE Advanced Heterostructure Devices*, Kona, Hawaii, Dec. 1996. (Invited)
- 145. P. Mazumder, "Genetic Algorithms for Standard and Macro-cell Placement" *Proceedings on INFORMS*, San Diego, May 1997. (**Invited**).
- 146. <u>P. Mazumder</u>, "Ultra-fast Circuit Design Using Quantum Electronic Devices," *Proceedings On European Circuit Theory and Design Conference*, Budapest, Hungary, Aug. 1997. (Invited)
- 147. A. Gonzalez and <u>P. Mazumder</u>, "Multi-valued Signed Digit Adder Using RTD and CMOS," *Proceedings On Advanced Research in VLSI Conference*, Ann Arbor, Sep. 1997.
- 148. <u>P. Mazumder</u>, M. Bhattacharya, S. Kulkarni, and A. Gonzalez, "Design and Simulation of Resonant Tunneling Diode Circuits," *Proceedings on IEEE International VLSI Conference*, Chennai, India, Jan. 1998.
- 149. S. Kulkarni and <u>P. Mazumder</u>, "Full Adder Circuit Design Using RTD's and MOSFET's," *Proceedings On Govt. Microcircuit Applications Conference*, Arlington, Mar. 1998.
- 150. <u>P. Mazumder</u>, "Quantum Electronic Circuit Design," *Proc on Quantum Functional Devices*, Washington D.C., Nov. 1997. (**Invited**)
- 151. <u>P. Mazumder</u>, "Testing and Testable Design of SRAM's and DRAM's," *Proceedings on Intel Test Symposium*, Santa Clara, Mar. 1997. (**Invited**)
- 152. <u>P. Mazumder</u> and A. Seabaugh, "Quantum Electronic Devices: Principles, fabrication and Applications," *Government Microcircuit Applications Conference*, Arlington, Washington D.C., Mar. 1998. (Invited)
- 153. M. Bhattacharya and <u>P. Mazumder</u>, "Noise Margin of Threshold Logic Gates for Resonant Tunneling Diodes," *Proceedings on IEEE 8th Great Lakes Symposium on VLSI*, Lafayette, Feb. 1998.
- 154. <u>P. Mazumder</u>, "Built-in self-repair of VLSI Chips Using Neural-type Adaptive Circuits," *Proceedings on SPIE (Application of Neural Networks, Fuzzy Systems, and Evolutionary Computations in Electronic CAD*), July 1998. (Invited)
- 155. <u>P. Mazumder</u>, "Failure Modes in Deep Sub-micron CMOS Memories, " *Proceedings on IEEE VLSI Test Symposium*, Monterey, Mar. 1998 (Invited).

- 156. K. Chakraborty, A. Gupta, M. Bhattacharya, S. Kulkarni, and <u>P. Mazumder</u>, "A Physical Design Tool for Built-In Self-Repairable Static RAM's," *Proceedings of IEEE Design and Test Automation in Europe*, Munich, Germany, 1999.
- 157. A. Gupta, K. Chakraborty and <u>P. Mazumder</u>, 'FTROM: A Silicon Compiler for Fault-Tolerant ROMs,' *Proceedings of IEEE International Symposium on Defects and Fault Tolerance*, Austin, 1998.
- 158. N. Deb, J. Xiong, M. Bhattacharya, S. Kulkarni, and <u>P. Mazumder</u>, "Switching Speed and Power Consumption of Bistable Q-MOS circuits," in *Third IEEE Silicon Nanoelectronics Symposium*, Hawaii, June 1998.
- 159. C. H. Lin, K. Yang, A. F. Gonzalez, J. R. East, <u>P. Mazumder</u>, and G. I. Haddad, "InP-Based High Speed Digital Logic Gates Using an RTD/HBT Structure," in *International Conference on Indium Phosphide and Related Materials*, Lausane, Switzerland, 1999.
- 160. T. Ueymura and <u>P. Mazumder</u>, "Analysis and Simulation of Sense Amplifier Using RTD's," *Proceedings On IEEE 9th Great Lakes Symposium on VLSI*, Ann Arbor, 1999.
- 161. C. H. Lin, K. Yang, M. Bhattacharya, S. Wang, X. Zhang, J. R. East, <u>P. Mazumder</u>, and G. I. Haddad, "Monolithically Integrated InP-based Minority Logic Gate using an RTD/HBT Heterostructure," *Proceedings on International Conference on InP and Related Materials*, Tsukuba, Japan, 1998.
- 162. S. Kulkarni and <u>P. Mazumder</u>, "Prospects for Quantum MOS Digital Logic," in *Proceedings* on *European Conference on Circuit Theory and Design*, 1999. (Invited)
- 163. S. Kulkarni and <u>P. Mazumder</u>, "Full Adder circuit Design Using RTD's and MOSFET's," *Proceedings On Government Microcircuits Applications Conference*, Washington D.C., 1998.
- 164. <u>P. Mazumder</u>, M. Bhattacharya, S. Kulkarni, and A. Gonzalez, "Design and Simulation of Resonant Tunneling Diode Circuits," *Proceedings on IEEE International VLSI Conference*, 1998, India.
- 165. P. Fay, G.H. Bernstein, D. Chow, J. Schulman, <u>P. Mazumder</u>, W. Willamson and B. Gilbert, "Integration of InAs/AlSb/GaSb Resonant Interband Tunneling Diodes with Heterostructure Field-Effect Transistors for Ultra-High-Speed Digital Circuit Applications," *Proceedings on IEEE 9th Great Lakes Symposium on VLSI*, Ann Arbor, 1999.
- 166. <u>P. Mazumder</u> and M. Bhattacharya, "Quantum Spice Simulator Design," in *Proceedings on European Conference on Circuit Theory and Design*, 1999 (Invited).
- A. Gonzalez and <u>P. Mazumder</u>, "Multi-valued Signed Digit Adder Using Quantum Electronic Devices", *Proceedings on Advanced Research on VLSI Conference*, Sept. 1997, Ann Arbor, pp. 96-113.
- 168. A. F. Gonzalez, M. Bhattacharya, C. H. Lin, <u>P. Mazumder</u>, J. R. East, and G. I. Haddad, "High-Speed Digital Circuits Using Resonant-Tunneling Diodes and Heterojunction Bipolar Transistors," *Proceedings of the Government Microcircuit Applications Conference*, March 2000.

- 169. M. Bhattacharya, S. Kulkarni, A. F. Gonzalez, and <u>P. Mazumder</u>, "A Prototyping Technique for Large-Scale RTD-CMOS Circuits," *Proceedings of the International Symposium on Circuits and Systems*, Geneva, Switzerland, May 2000.
- 170. A. F. Gonzalez, M. Bhattacharya, S. Kulkarni, and <u>P. Mazumder</u>, "Standard CMOS Implementation of a Multiple-Valued Logic Signed-Digit Adder Based on Negative Differential-Resistance Devices," *30th IEEE International Symposium on Multiple-Valued Logic*, May 2000.
- 171. Q.W. Xu and <u>P. Mazumder</u>, "Modeling of Lossy Multiconductor Transmission Lines by Modified Method of Characteristics," *IEEE International VLSI Conference*, Bangalore, India, 2001, pp. 359-364.
- 172. M. Bhattacharya, <u>P. Mazumder</u>, and R. J. Lomax, "FDTLM Electromagnetic Field Simulation of High-Speed III-V HBT Digital Logic Gates," *IEEE International VLSI Conference*, Bangalore, India, 2001, pp. 470-474.
- 173. Q.W. Xu, <u>P. Mazumder</u>, et al., "Modeling of Lossy Multiconductor Transmission Lines by Differential Quadrature Method," *IEEE International VLSI Conference*, Bangalore, India, 2001, pp. 327-332.
- 174. S. Kulkarni, M. Bhattacharya, A. Gonzalez, and <u>P. Mazumder</u>, "250-MHz, 32-Bit Quantum MOS Correlators Prototype", *Proceedings on IEEE International Conference on Circuits and Systems*, Sept. 2001, pp. 1501-1504.
- 175. Lin, C. H., Yang K., A. Gonzalez, J. East, <u>P. Mazumder</u>, G. Haddad, D. Chow, L.Warren, J. Roth, and S. Thomas, "Fabrication and Characterization of RTD-HBT Inverter", *High-Performance Devices*, 2000 IEEE Cornell Conference, Aug. 2000.
- 176. S. Kulkarni and <u>P. Mazumder</u>, "Edge Triggered Flip-Flop Circuit Based on Resonant-Tunneling Diodes and MOSFET's," *European Conference on Circuits: Theory and Design*, Aug. 2001. (Invited)
- 177. L. Ding, <u>P. Mazumder</u> and N. Srinivas, "A Low Power Dual-line Static Edge Triggered Flipflop," *Proceedings of the IEEE International Symposium on Circuits and Systems*, Sydney, May 2001, pp. 645-648.
- 178. Q.W. Xu and <u>P. Mazumder</u>, "Efficient and Passive Modeling of Transmission Lines by Differential Quadrature Method," *Proceedings of the IEEE Design, Automation and Test in Europe*, March 26-29, 2001, pp. 437-444.
- 179. Q.W. Xu, L. Ding and <u>P. Mazumder</u>, "Efficient Macro-modeling for On-Chip Interconnect Loads," *IEEE International VLSI Conference*, Jan. 2002, pp. 561-566.
- 180. P. Fay, <u>P. Mazumder</u>, et al., "A Flip-Flop Based on Monolithic Integration of InAs/AlSb/GaSb RITD's and InAlAs/InGaAs/InP HEMTs," *Proceedings on IEEE Device Research Conference*, June 2001.
- Q.W. Xu and <u>P. Mazumder</u>, "Low-Order Pole/Zero Modeling for Estimation of RC Delays of On-Chip Interconnects," *Proceedings on IEEE Design, Automation and Test in Europe*, Paris, Mar. 2002, pp. 820-825.

- 182. L. Ding and <u>P. Mazumder</u>, "On Optimal Tapering of FET Chains in High-Speed CMOS Circuits", *Proceedings on IEEE Design, Automation and Test in Europe*, Paris, Mar. 2002, pp. 708-713.
- 183. Q.W. Xu and <u>P. Mazumder</u>, "Rational ABCD matrix of high-speed interconnect using differential quadrature method," *Proceedings on IEEE VLSI Conference*, Jan. 2002, pp. 147-152.
- 184. L. Ding, <u>P. Mazumder</u> and D. Blaauw, "Crosstalk Noise Estimation Using Effective Coupling Capacitance," *Proceedings on IEEE International Symposium on Circuits and Systems*, 2002.
- 185. L. Ding and <u>P. Mazumder</u>, "A New Modeling Technique for Simultaneous Switching Noises", *Proceedings on IEEE International Symposium on Circuits and Systems*, Mar. 2002, pp. 1038-43.
- 186. Q. W. Xu and <u>P. Mazumder</u>, "Novel Interconnect Modeling by Using High-order Compact Finite Difference Methods," *Proceedings on IEEE Great Lakes VLSI Conference*, Apr. 2002.
- 187. T. Ueymura, and <u>P. Mazumder</u>, "Rise Time Analysis of RTD Based Mono-stable to Bistable Transition Circuits," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2002.
- 188. Q.W. Xu and <u>P. Mazumder</u>, "Novel Macro-modeling for On-Chip RC/RLC Interconnects," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2002.
- 189. L. Ding and <u>P. Mazumder</u>, "A Simplified MOSFET Model for Analyzing DSM Circuits," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2002.
- 190. L. Ding, <u>P. Mazumder</u> and D. Blaauw, "Accurate Estimation of Crosstalk Using Effective Coupling Capacitance," *Proceedings on IEEE International Conference on Computer-Aided Design*, Nov. 2002.
- 191. A. F. Gonzalez and <u>P. Mazumder</u>, "Comparative Study of Bistable Logic Circuits built with Resonant-Tunneling Diodes," *Proceedings on International IEEE VLSI Conference*, 2003.
- 192. L. Ding and <u>P. Mazumder</u>, "The Impact of Bit-line Coupling and Ground Bounce on CMOS SRAM" *Proceedings on IEEE VLSI Conference*, 2003.
- 193. Q.W. Xu and <u>P. Mazumder</u>, "Efficient Interconnect Modeling by Finite Difference Quadrature Methods," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2003.
- 194. H. Zhang, <u>P. Mazumder</u>, L. Ding, and K. Yang, "Analysis and Simulation of Tunneling SRAM," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2003.
- 195. B. Wang and <u>P. Mazumder</u>, "Novel Subgridding Method for Improving Speed of Full Chip Simulation," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2003.

- 196. Q. Xu and <u>P. Mazumder</u>, "Modeling of Transmission Lines with EM Wave Coupling by Finite Difference Quadrature Methods," *Proceedings of the European Circuit Conference: Theory and Design*, Krakow, Poland, 2003.
- 197. L. Ding and <u>P. Mazumder</u>, "Noise-Tolerant Quantum MOS Circuits Using Resonant Tunneling Devices," *Proceedings of the European Circuit Conference: Theory and Design*, Krakow, Poland, 2003.
- 198. L. Ding and <u>P. Mazumder</u>, "Modeling Cell Noise Transfer Characteristic for Dynamic Noise Analysis," *Proceedings on IEEE Design Automation and Testing Conference in Europe* (*DATE*), May 2003.
- 199. L. Ding and <u>P. Mazumder</u>, "Dynamic Noise Margin: Definitions and Model," *Proceedings* on *IEEE International Conference on VLSI Design*, pp. 1001-1006, Jan.2004.
- 200. Q. Xu and <u>P. Mazumder</u>, "Modeling of Transmission Lines with EM Wave Noises," *Proceedings on IEEE/ACM Great Lakes Symposium on VLSI*, Boston, 2004.
- L. Ding and <u>P. Mazumder</u>, "A Novel Technique to Improve Noise Tolerance of Dynamic Logic Circuits," *Proceedings on IEEE/ACM Design Automation Conference*, San Diego, June 2004.
- 202. H. Zhang, <u>P. Mazumder</u> and K. Young, "Resonant Tunneling Diode Based QMOS Edge Triggered Flip-Flop Design," *Proceedings on IEEE International Symposium on Circuits and Systems*, Vancouver, 2004.
- 203. S. R. Li, <u>P. Mazumder</u>, and L. O. Chua, "On the Implementation of RTD-based Cellular Neural Network," *Proceedings on IEEE International Symposium on Circuits and Systems*, Vancouver, 2004.
- 204. <u>P. Mazumder</u>, "Design of Mesoscopic and Nanoscale Cellular Nonlinear Networks Using RTD's," *Proceedings on IEEE International Conference on Cellular Neural Networks*, Budapest, Hungary, July 2004. (**Invited**)
- 205. B. Wang and <u>P. Mazumder</u>, "Fast Thermal Analysis for VLSI Circuits via Semi Analytical Green's Functions in Multi-layer 3-D Integrated Circuits," *Proceedings on IEEE International Symposium on Circuits and Systems*, Vancouver, 2004.
- 206. B. Wang and <u>P. Mazumder</u>, "On Optimality of Adiabatic Switching in MOS Energy-Recovery Circuit," *IEEE International Symposium on Low Power Design*, July 2004, pp. 236-239.
- 207. <u>P. Mazumder</u> and B. Wang, "Effects of High-Power EM Pulses on Digital Integrated Circuits", *Proceedings on IEEE AP-S International Symposium and USNC/URSI National Radio Science Meeting*, Monterey, June 2004. (Invited).
- 208. H. Zhang, <u>P. Mazumder</u>, and K. Young, "Multi-valued Address Stretchable Decoder Design for Giga-bit Random-Access Memories," *Proceedings on IEEE Conference on Nanotechnology*, 2004.

- 209. S. R. Li, and <u>P. Mazumder</u>, "Compact Cellular Neural/Nonlinear Networks Based on Resonant Tunneling Diode," *Proceedings on IEEE Conference on Nanotechnology*, August 2004, pp. 164-167.
- L. Ding and P. <u>Mazumder</u>, "A Novel Application of Resonant Tunneling Devices in High Performance Digital Circuits," *Proceedings of IEEE Conference on Nanotechnology (NANO-*03), Aug. 2003.
- 211. Q. Xu and <u>P. Mazumder</u>, "Efficient Modeling of transmission lines by the Finite Difference Quadrature Method," *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2003.
- 212. L. Ding and P. <u>Mazumder</u>, "The Impact of Bit-line Coupling and Ground Bounce on CMOS SRAM Performance," *Proceedings of IEEE International Conference on VLSI Design*, Jan. 2003.
- 213. L. Ding and P. <u>Mazumder</u>, "Modeling Cell Noise Transfer Characteristic for Dynamic Noise Analysis," *Proceedings of IEEE Design Automation and Test Conference in Europe (DATE)*, March 2003.
- 214. H. Zhang; <u>P. Mazumder</u>; L.Ding; and K. Yang, "Performance modeling of resonant tunneling based RAMs," *Proceedings of the IEEE International Symposium on Circuits and Systems*, Bangkok May 2003.
- 215. L. Ding and <u>P. Mazumder</u>, "Improving Dynamic CMOS Circuit Noise Tolerance Using Resonant Tunneling Devices," *Proceedings of European Conference on Circuit Theory and Design*, Sept. 2003
- 216. Q. Xu and <u>P. Mazumder</u>, "Modeling of transmission lines with EM wave coupling by the Finite Difference Quadrature Method," *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2003
- 217. A. Gonzalez and <u>P. Mazumder</u>, "Comparison between Bistable and MOBILE RTD based Circuits," *Proceedings on IEEE International Conference on VLSI Design*, Jan. 2003.
- 218. B. Wang and <u>P. Mazumder</u>, "Novel Subgridding Method for Improving Speed of Full Chip Simulation," *Proceedings on IEEE International Symposium on Circuits and Systems*, May 2003.
- 219. Q. W. Xu and <u>P. Mazumder</u>, "Modeling of Transmission Lines with EM Wave Coupling by Finite Difference Quadrature Methods", *Proceedings of European Conference on Circuits: Theory and Design*, Sept. 2003.
- 220. L. Ding and <u>P. Mazumder</u>, "Dynamic Noise Margin: Definitions and Model," *Proceedings of IEEE International Conference on VLSI Design*, pp. 1001-1006, Jan. 2004.
- 221. Q. Xu, and <u>P. Mazumder</u>, "Modeling of transmission lines with EM wave noises," *Proceedings of Great Lakes Symposium on VLSI*, April 2004.

- 222. H. Zhang; <u>P. Mazumder</u>, and K.Yang; "Resonant Tunneling Diode Based QMOS Edge Triggered Flip-Flop Design," *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2004.
- 223. S.R. Li, <u>P. Mazumder</u> and L.O Chua, "On the Implementation of RTD-based Cellular Nonlinear Network", *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2004.
- 224. B. Wang and <u>P. Mazumder</u>, "Multivariate Normal Based Statistical Timing Analysis Using Global Projection and Local Expansion," *Proceedings of IEEE International Conference on VLSI Design*, Jan. 2005, pp. 380-385.
- 225. H. Zhang and <u>Mazumder, P</u>, "Design of a New Sense Amplifier Flip-flop with Improved Power-Delay-Product" *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2005, pp. 1262-1265.
- 226. B. Wang and <u>P. Mazumder</u>, "EM Wave Coupling Noise Modeling Based on Chebyshev Approximation and Exact Moment Formulation," *Proceedings of IEEE Design Automation and Test Conference in Europe (DATE)*, March 2005, pp. 976-981.
- 227. S.R. Li, <u>P. Mazumder</u> and K. Yang, "On the Functional Failure and Switching Time Analysis of MOBILE Circuitry," *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2005, pp 2531 2534.
- 228. B. Wang and <u>P. Mazumder</u>, "Integrating Lumped Networks into Full Wave TLM/FDTD Methods Using Passive Discrete Circuit Models." *Proceedings of IEEE International Symposium on Circuits and Systems*, May 2005, pp. 1948-1951.
- 229. B. Wang and <u>P. Mazumder</u>, "A logarithmic complexity algorithm for full chip thermal analysis using multi-layer Green's function," *Proceedings of Design, Automation and Test in Europe (DATE)*, Mar. 2006.
- 230. B. Wang and <u>P. Mazumder</u>, "Optimization of Circuit Trajectories: an Auxiliary Network Approach," *Proceedings of the 11* Asia and South Pacific Design Automation Conference (ASP-DAC), Jan. 2006, pp.416-421.
- 231. B. Wang and <u>P. Mazumder</u>, "Bounding Power Supply Noise Induced Path Delay Variation by a Relaxation Approach," *Proceedings of the 19 International Conference on VLSI Design*, Jan. 2006, pp.349-354.
- 232. W. H. Lee and <u>Mazumder, P.</u>, "New Logic Circuits Consisting of Quantum Dots and CMOS," *Proceedings of the 2005 European Conference on Circuit Theory and Design*, 2005. Volume 2, 28 Aug.-2 Sept. 2005 pp.135 -138.
- 233. W. H. Lee and <u>Mazumder, P.</u>, "A New Velocity Tuned Filter Using Nanoelectronic Architecture," *Proceedings on IEEE Conference on Nanotechnology*, Cincinnati, July 2006.
- 234. <u>P. Mazumder</u>, "Application of Quantum Dots in Nanoelectronics and Plasmonics," *Proceedings on IEEE Conference on Nanotechnology*, Cincinnati, July 2006.

- 235. <u>P. Mazumder</u>, "Mesoscopic and Nanoscale Quantum Tunneling Based Systems," *Government Microcircuit Applications Conference*, Orlando, Florida., 2007.
- 236. W. H. Lee and <u>Mazumder, P.</u>, "Parallel Processing Based Power Reduction in a 256 State Viterbi Decoder," *Proceedings of IEEE 17th International Conference on Application-specific Systems, Architectures and Processors (ASAP'06)*, 2006, pp. 182-185.
- 237. <u>P. Mazumder</u>, "Biologically Inspired Algorithms for Micro and Nanoelectronics Design," *Proceedings of the Biologically Inspired Computing – Theory and Applications*, Zheng Zhou, China, Sept. 2007.
- 238. K. Song and <u>P. Mazumder</u>, "Surface Plasmon Dynamics of a Metallic Nanoparticle," *Proceedings on IEEE Conference on Nanotechnology*, Hong Kong, Aug. 2007.
- 239. W.H. Lee and <u>Mazumder, P.</u>,"Color Extraction and Shift with Quantum Dot Array," *Proceedings on IEEE Conference on Nanotechnology*, Hong Kong, Aug. 2007.
- 240. <u>P. Mazumder</u>, "Quantum Tunneling Based Systems," *High Performance Computing HPC Nano*, Reno, Nov. 2007.
- 241. K. Song and <u>P. Mazumder</u>, "Modeling of Metallic Nano Particles for SPICE-Compatible Equivalent Circuit," *Proceedings of Nanoelectronic Devices for Defense and Security Conference*, Crystal City, June 2007.
- 242. <u>P. Mazumder</u>, "Emerging Technologies for Information and Signal Processing," *Proceedings* of the VLSI Conference, Hyderabad, Jan. 2008.
- 243. K. Song and <u>P. Mazumder</u>, "The Guiding Mechanism of Nonradiative Surface Plasmon (SP) Energy Transfer along the Metallic Nanowire," *Proceedings on IEEE Conference on Nanotechnology*, Dallas, Aug. 2008.
- 244. W. Wang, N. Gu, J.P. Sun, and <u>P. Mazumder</u>, "Modeling of High-k Gate Stack of Tunnel Barrier in Nonvolatile Memory MOS Structure", *Proceedings on IEEE Conference on Nanotechnology*, Dallas, Aug. 2008.
- 245. K. Song and <u>P. Mazumder</u>, "Active Tera Hertz (THz) Spoof Surface Plasmon Polariton (SSPP) Switch Comprising the Perfect Conductor Meta-Material," *Proceedings on IEEE Conference on Nantechonolog*, Genoa, Italy, Aug. 2009.
- 246. K. Song and <u>P. Mazumder</u>, "THz Dynamic Switch Design using Spoof Surface Plasmon Polariton,"
   *Proceedings of Nanoelectronics Devices for Defense and Security Conference*, Fort Lauderdale, Sept. 2009.
- 247. B. Wang and <u>P. Mazumder</u>, "An Accurate Interconnect Thermal Model using Equivalent Transmission Line Circuit," *Proceedings on Design Automation and Test Engineering*, Nice, France, April 2009.
- 248. <u>P. Mazumder</u>, "Disruptive Technologies and Neuromorphic Architectures," *Proceedings on GLS-VLSI Conference*, Mar. 2009. (Invited)

- 249. I. Ebong, and <u>P. Mazumder</u>, "Memristor based STDP Learning Network for Position Detection," 2010 International Conference on Microelectronics (ICM), Cairo, Egypt, pp. 292-295, Dec. 2010.
- 250. <u>P. Mazumder</u>, "Disruptive Technologies and Neuromorphic Architectures," *Proceedings on CMOS Emerging Technologies Conference*, Whistler, Canada, June 2009.
- 251. I. Ebong, D. Deshpande, Y. Yilmaz, and <u>P. Mazumder</u>, "Multi-purpose Neuroarchitecture with Memristors," *Proceedings on IEEE Conference on Nanotechnology*, Aug 2011.
- 252. K. Song and <u>P.Mazumder</u>, "Spoof Surface Plasmon Polariton Devices for GHz ~ THz System", *Proceedings on IEEE Conference on Nanotechnology*, Aug 2011.
- 253. Y. Yilmaz and <u>P. Mazumder</u>, "Nanopipelining of NML Using Multiferroic Single-Domain Nanomagnets", *Proceedings on IEEE Conference on Nanotechnology*, Aug 2011.
- 254. I. Ebong and <u>P. Mazumder</u>, "Adaptive Reading, Writing and Erasing in a Memristor Crossbar Memory," *Proceedings on Nano DDS Conference*, New York, August 2011.
- 255. X. Zhao, K. Song and <u>P. Mazumder</u>, "Doubly Corrugated Spoof Surface Plasmon Polariton (DC-SSPP) Structure with Frequency Selective transmission," *Proceedings on Nano DDS Conference*, New York, August 2011.
- 256. Y. Yalcin and <u>P. Mazumder</u>, "Multi-level Cell Design for Memristor Crossbar," *Proceedings* on International Symposium on Electronic System Design, Cochin, India, Dec. 2011.
- 257. H. Liu, Y. Yalcin and <u>P. Mazumder</u>, "Subthreshold Asynchronous Circuits with Straintronics-Based Nonvolatile Latch in Ultra-Low Energy Systems," *Proceedings on Subthreshold Microelectronics Conference*, MIT Lincoln Laboratory, Boston, Sept. 2012.
- 258. Y. Yalcin and <u>P. Mazumder</u>, "Programmable Quantum-Dot and Memristor Based Architecture for Image Processing," *Proceedings on IEEE Conference on Nanotechnology*, Aug 2012.
- 259. I. Ebong and <u>P. Mazumder</u>, "Self-Healing Memory Array Design using Memristors," *Proceedings on IEEE Conference on Nanotechnology*, Aug 2012.
- 260. X. Zhao and <u>P. Mazumder</u>, "Doubly-Corrugated Spoofed Surface Plasmon Polariton Mach-Zehnder Interferometer (DC-SSPP MZI) Structure and Its Sensing Applications," *Proceedings on IEEE Conference on Nanotechnology*, Aug 2012.

# **Workshop Presentations**

- 261. <u>P. Mazumder</u>, "Neuromorphic Applications of Memristors," *Memristor Symposium*, University of California at Berkeley, Feb 2010. (See the oral presentation in YouTube at <u>http://www.youtube.com/watch?v=h7cX\_m5IKxk</u>).
- 262. <u>P. Mazumder</u>, "Memristor Based Circuit Design," *DARPA Defense Science Research Conference*, Santa Clara, May. 2009. (Invited)

- 263. <u>P. Mazumder</u>, "Beyond CMOS and Evolutionary Architectures," *Memristor Symposium*, University of California at Berkeley, Nov. 2008. (Invited)
- 264. <u>P. Mazumder</u>, "Plasmonics for Digital Logic Design," *SRC-NRI Meeting*, South bend, August 2010.
- 265. <u>P. Mazumder</u>, "Quantum circuits and CAD tools design ," *Proceedings on SRC Nanoelectronics Symposium*, Aug. 2005. (Invited)
- 266. <u>P. Mazumder</u>, "Quantum Tunneling Based Nanoscale Memories," *A-STAR Research Laboratories workshop*, Singapore, Oct. 2009.
- 267. <u>P. Mazumder</u>, "CAD Tools Design for Surface Plasmon Polariton Based Systems", *AFOSR MURI Review*, November 2007, Boston.
- 268. <u>P. Mazumder</u>, "Q-MOS Circuit Design Techniques and Future Prospects of Q-MOS," *SRC Nanoelectronic Workshop*, Dec. 1999. Raytheon-TI, Dallas, Apr. 1998. (Invited).
- 269. <u>P. Mazumder</u>, "Visual Computing by Mesoscopic and Nanoscale Systems," *National Nanoelectronics Initiative Workshop*, Organized Jointly by NNCO, NSF, ONR, AFOSR and DARPA, February 2004. (Invited)
- 270. <u>P. Mazumder</u>, "Beyond Moore's Law and CMOS Technology", *Technology Vision -- Mad Scientist Conference*, US Army, Norfolk, August 2008.
- 271. <u>P. Mazumder</u>, "Plasmonics for Digital Logic Design," *SRC-NRI Meeting*, Southbend, June 2008.
- 272. <u>P. Mazumder</u>, "Plasmonics based VLSI Interconnect Design" *Air Force Office of Scientific Research Review Meeting on Nanoelectronics*, June 2008, Dayton.
- 273. <u>P. Mazumder</u>, "Quantum Dot Based Cellular Image Processing: Theory and design," *IEEE Workshop on Cellular Nonlinear Networks*, July, Budapest, Hungary (**Invited**).
- 274. <u>P. Mazumder</u>, "Design of a Fault-Tolerant DRAM with New On-Chip ECC," *IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, Oct. 1988, Springfield, Massachusetts.
- 275. <u>P. Mazumder</u>, "A Test Methodology for Electronic Neural-Network Associative Memory," *International Neural Network Society First Annual Meeting*, Sep. 1988, Boston, Massachusetts.
- 276. <u>P. Mazumder</u>, "Effects of HPEM and UWB Pulses on a System-on-a-Chip Digital Circuits," *MURI Workshop on EM Effects on Electronic Circuits*, Chicago, November 2003.
- 277. <u>P. Mazumder</u>, "Study of Signal integrity in VLSI Chips in Presence of High-Power Electromagnetic Pulses, "*MURI Workshop on EM Effects on Electronic Circuits*, Chicago, January 2003.

- 278. <u>P. Mazumder</u>, "Hexagonal Mesh Architecture for Routing," *Office of Naval Research Workshop*, Washington, Nov. 1989.
- 279. <u>P. Mazumder</u>, "Hexagonal Mesh Reconfiguration Algorithms," *Office of Naval Research Workshop*, Washington, Nov. 1990.
- 280. <u>P. Mazumder</u>, "Ultra-fast Circuit Design with NDR Devices," *Advanced Research Project Agency: Ultra Project*, Santa Fe, Oct. 1993.
- 281. <u>P. Mazumder</u>, "Ultra-fast Circuit Design with NDR Devices," *Advanced Research Project Agency: Ultra Project*, Santa Fe, Oct. 1994.
- 282. <u>P. Mazumder</u>, "Built-in Self-repair using Electronic Neural Networks," *Advanced Research Project Agency: Neural Network Project*, San Diego, Nov. 1994.
- 283. <u>P. Mazumder</u>, "Ultra-fast Circuit Design with NDR Devices," *Defense Advanced Research Project Agency*, Estes Park, Colorado, 1998.
- 284. <u>P. Mazumder</u>, "Q-MOS Circuit Design," *Defense Advanced Research Project Agency*, Raytheon, Dallas, 1999.
- 285. P. Mazumder, "RTD Circuit Design," Office of Naval Research, Ann Arbor, 1998.
- 286. <u>P. Mazumder</u>, "Ultra-fast Circuit Design with NDR Devices," *Defense Advanced Research Project Agency*, Santa Fe, Oct. 1997.
- 287. <u>P. Mazumder</u>, "Q-MOS Circuit Design," *Defense Advanced Research Project Agency*, Raytheon-TI, Dallas, Apr. 1998.
- 288. W. Wang, J. P. Sun, N. Gu, and <u>P. Mazumder</u>, "Gate Current Simulation of High-k Stack Nanoscale MOSFETs," *IEEE Computer Society Annual Symposium on VLSI*, Brazil, 2007.

#### **Technical Reports**

- 289. <u>P. Mazumder</u> and J. H. Patel, "Parallel Testing of Pattern-Sensitive Faults in Random-Access Memory," *Technical Report CSG-56, Coordinated Science Laboratory*, Aug. 1986.
- 290. <u>P. Mazumder</u>, "Networks and Embedding Aspects of Hyper-cellular Structures for On-Chip Parallel Processing," *M. Sc. Thesis, Department of Computer Science, University of Alberta,* 1985.
- 291. <u>P. Mazumder</u> and J. H. Patel, "Testable RAM Design," SRC Corporate Research, 1986 Annual Report.
- 292. <u>P. Mazumder</u>, "Testing and Fault-Tolerant Aspects of High-Density VLSI Memory," *Ph.D. Thesis, Coordinated Science Laboratory*, Aug. 1987.
- 293. <u>P. Mazumder</u> "On-Chip Double-Error-Correction Coding Circuit for Three-Dimensional DRAM's," *CRL-TR-05-88, Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, Apr. 1988.*

- 294. A. Chakravarthy and <u>P. Mazumder</u>, "Gate Matrix Layout Techniques," *CSE-TR-12-90, Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, 1990.*
- 295. R. Venkateswaran and <u>P. Mazumder</u>, "Hexagonal Array Machine for Multi-Layer Wire Routing," *CSE-TR-52-90, Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, 1990.*
- 296. R. Venkateswaran and <u>P. Mazumder</u>, "On Restructuring of Hexagonal Arrays," *CSE-TR-72-90, Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, 1990.*
- 297. K. Shahookar and <u>P. Mazumder</u>, "VLSI Cell Placement Techniques," *CRL-TR-07-88*, *Technical Report, Department of Electrical Engineering and Computer Science, University of Michigan*, Ann Arbor, Aug. 1988.
- 298. <u>P. Mazumder</u>, "CPLA A Software Tool That Automatically Generates "C"-Model for PLA's," *Bell Laboratories Technical Memorandum*, 55612-1A-262, Aug. 1985.
- 299. <u>P. Mazumder</u>, "Placement Algorithms for CONES," *Bell Laboratories Technical Memorandum*, 55612-1F-210, Aug. 1986.
- 300. <u>P. Mazumder</u>, "Automatic Integrated Circuit Synthesizer: Generates PLA Layout from Behavioral Description Written in C Language," *Bell Laboratories Technical Memorandum*, 55612-1A-262, Aug. 1985.

### Publications in Industry (during 1976-1982)

### Mixed Signal Analog and Digital VLSI Chip Design

Published over *fifteen* technical papers and application ideas while working at the Bharat Electronics Ltd. Topics included

- An Integrated Circuit Design for the Raster-Scan Vertical Deflection System.
- An Integrated Circuit Design for the Sync Processing Circuit
- Integrated Chip Set for Laser Range Finder in Military Applications
- An Integrated Circuit Design for High-Gain Pre-Amplifier with Automatic Level Controller
- A Integrated Circuit Design for Hearing-Aid Amplifier
- An Integrated Circuit Design for Quadrant Detection and Amplification of Frequency-Multiplexed Voice Signal
- A Large-Scale Integrated Circuit Design for Stepper-Motor-Driven Analog Clock Chip
- Study of Failure Modes in CMOS ICs During Handling
- Leakage-Current-Based Fault Characterization in a Non-planar Gas Discharge Display
- IC Design Considerations in Fabrication of Large Planar Plasma Display
- Application Notes on Analog and Digital Circuits

All these articles were published in BEL Application Notes and BEL Technical Report.

# **Book Reviews**

- 1. J.V. Oldfield, J.P. Gray, T.A. Kean, and R.C. Dorf, "Field-Programmable Gate Arrays for Implementation and Rapid Prototyping of Digital Systems", *John Wiley and Sons, Inc.*, New York.
- 2. J. Beetam, "Computer Architectures", Aksen Associates Inc. Publishers, California.
- 3. "The Science and Technology of Microelectronic Processing", *Saunders College Publishing*, Pennsylvania.
- 4. D. Pradhan, "Fault-Tolerant System Design", *Prentice Hall*, New Jersey.
- 5. Price, "Introduction to VLSI Design", *Prentice Hall*, New Jersey.
- 6. C.P. Ravi Kumar, "Computer-Aided Design for VLSI Systems", *Kluwer Academic Publishers*, Massachusetts.
- 7. Fu, "Neural Networks in Computer Intelligence", *Prentice Hall*, New Jersey.
- 8. P. Banerjee, "Parallel Algorithms for VLSI Computer-Aided Design Applications", *Prentice Hall*, New Jersey.
- 9. R. Karri, "Automatic Synthesis of Fault-tolerant VLSI Systems", *Kluwer Academic Publishers*, Massachusetts.
- 10. A. S. Sedra and K. C. Smith, "SPICE Simulation: Microelectronics Circuits", Prentice Hall.
- 11. A. B. Marcovitz, "Introduction to Logic Design," McGraw Hill.
- 12. N. Jha and S. Gupta, "Testing of Digital Systems," Cambridge Press.

# **Technical Presentations (excluding conferences and workshops)**

#### **At Industries and National Laboratories**

# **Formal Talks**

- 1. Quantum electronic circuit design at *Intel Corporation*, Santa Clara, California.
- 2. Quantum electronic circuit design at *Samsung*, Korea
- 3. Quantum electronic circuit design at Nippon Telegraph and Telephone, Atsugi-shi, Japan.
- 4. Quantum electronic circuit design at *Silicon Value*, Jerusalem, Israel.
- 5. Quantum electronic circuit design *at Fraunhofer Institute*, Freiburg, Germany.
- 6. Quantum electronic circuit design at A-STAR Research Laboratories, Singapore
- 7. Quantum electronic circuit design at *Hitachi Central Research Laboratories*, Kokubunji, Japan.
- 8. Quantum electronic circuit design at *NEC Corporation*, Tsukuba, Ibaraki, Japan.
- 9. Quantum electronic circuit design at *Fujitsu*, Morinosato-Wakamiya, Japan.
- 10. Quantum electronic circuit design at *Texas Instruments*, Dallas, Texas.
- 11. Quantum electronic circuit design at *Hughes Research Laboratories*, Los Angeles, California.
- 12. Memory testing at Nippon Telegraph and Telephone, Atsugi-shi, Japan.
- 13. Memory testing at Digital Equipment Corporation, Hudson, Massachusetts
- 14. Memory testing at *Fujitsu*, Morinosato-Wakamiya, Japan.
- 15. Memory testing at Intel, Santa Clara, California
- 16. Memory testing at *Hitachi Central Research Laboratories*, Kokubunji, Japan.
- 17. Memory testing at *AT&T Bell Laboratories*, Murray Hill, New Jersey.
- 18. Memory testing at Bell Northern Research Laboratories, Ottawa, Canada
- 19. Embedded memory compilation at Synopsys, Palo Alto, California.
- 20. Embedded memory compilation at Neo-Magic Corporation, Santa Clara, California.

- 21. Embedded memory compilation at Ambit Design Systems, Santa Clara, California.
- 22. Memory testing at *Micron Technology*, Boise, Idaho.
- 23. Memory testing at MCC, Austin, Texas
- 24. Memory testing at *Texas Instruments*, Bangalore, India.
- 25. Memory testing at AT&T Bell Laboratories, Holmdel, New Jersey.
- 26. VLSI chip testing at ERIM Research Laboratory, Ann Arbor, Michigan.
- 27. VLSI layout techniques at Nippon Telegraph and Telephone, Atsugi-shi, Japan.
- 28. VLSI layout techniques at General Motors Research, Warren, Michigan.
- 29. VLSI layout techniques at Bell Northern Research Laboratories, Ann Arbor, Michigan.
- 30. VLSI layout techniques at Cypress Semiconductor, Santa Clara, California
- 31. VLSI layout techniques at National Semiconductor, Santa Clara, California
- 32. Built-in self-repairable IC design at *Nippon Electric Company*, Princeton, New Jersey.
- 33. Built-in self-repairable IC design at *Bell Communications Research*, Morris Town, New Jersey.
- 34. Built-in self-repairable IC design at Ford Motors Company, Dearborn, Michigan.
- 35. Built-in self-repairable IC design at Nippon Telegraph and Telephone, Atsugi-shi, Japan.
- 36. Research activities on circuit design at IBM Watson Research Center, New York.
- 37. Research activities on circuit design at *Hitachi Development Laboratories*, Mobarra, Japan.
- 38. Research activities on circuit design at *David Sarnoff Research Center*, Princeton, New Jersey.
- 39. Research activities on circuit design at NEC Central Research Laboratories, Kanagawa, Japan.
- 40. Quantum electronic circuit design at Sun Microsystems, Sunnyvale, California
- 41. Dynamic noise analysis methodology for VLSI design at *Sun Microsystems*, Mountainview, California
- 42. Dynamic noise analysis methodology for VLSI design at *Sequent Design Automation*, San Jose, California
- 43. Quantum electronic circuit design at AMD, Sunnyvale, California
- 44. Memory testing at *Texas Instruments*, Houston, Texas.
- 45. Embedded memory testing at *Logic Vision*, San Jose, California.
- 46. VLSI layout techniques at Avant!, Fremont, California.
- 47. VLSI layout techniques at International Business Machine, Fishkill, New York.
- 48. Memory testing at *LSI Logic*, Milpitas, California.
- 49. VLSI chip layouts at *Xilinx*, Inc., San Jose, California.
- 50. Built-in self-repairable design at *Phillips Laboratories*, Kirtland, New Mexico.
- 51. Built-in self-repairable design at Altera Corporation, San Jose, California.

# Formal Talks at Universities

- 52. Multilayer VLSI routing techniques at University of California, Berkeley, California.
- 53. Memory testing at Stanford University, Palo Alto, California.
- 54. Beyond CMOS technologies and evolutionary architectures at *California Institute of Technology*, Pasadena.
- 55. Beyond CMOS technologies and evolutionary architectures at *Columbia University*, New York.
- 56. Quantum electronic circuit design at University of Illinois, Urbana-Champaign, Illinois.
- 57. Quantum electronic circuit design at *University of California*, Berkeley, California.
- 58. Quantum electronic circuit design at *Seoul National University*, Seoul, Korea.
- 59. Quantum electronic circuit design at Beijing University, Beijing, China.
- 60. Quantum electronic circuit design at Gerhard-Mercater University, Duisburg, Germany.

- 61. Quantum electronic circuit design at University of Santiago, Spain
- 62. VLSI layout design at *Princeton University*, Princeton, New Jersey.
- 63. Memory testing at *Purdue University*, West Lafayette, Indiana.
- 64. Memory testing at University of Southern California, Los Angeles, California.
- 65. Built-in self-repairable IC design at University of Iowa, Iowa City, Iowa.
- 66. Memory testing at King Fahd University, Saudi Arabia.
- 67. Quantum electronic circuit design at Nanjing University, Nanjing, China
- 68. Memory testing at Johns Hopkins University, Baltimore, Maryland.
- 69. Quantum electronic circuit design at Ohio State University, Columbus, Ohio
- 70. Memory testing at University of Minnesota, Minneapolis, Minnesota.
- 71. Quantum electronic circuit design at University of Tokyo, Tokyo, Japan.
- 72. Quantum electronic circuit design at *Delft Technological University*, Delft, Netherlands.
- 73. Quantum electronic circuit design at King Fahd University, Saudi Arabia.
- 74. Quantum electronic circuit design at Universidad de Las Palmas de Gran Canaries, Spain.
- 75. Quantum electronic circuit design at South East University, Nanjing, China
- 76. Memory testing and repair algorithms at Indian Institute of Technology, New Delhi, India.
- 77. Memory testing at *Texas A&M University*, College Station, Texas.
- 78. Quantum electronic circuit design at Northwestern University, Evanston, Illinois
- 79. Built-in self-repairable IC design at Wayne State University, Detroit, Michigan.
- 80. VLSI layout design at Indian Institute of Science, Bangalore, India.
- 81. Quantum electronic circuit design at Indian Statistical Institute, Calcutta (Kolkata), India.
- 82. Quantum electronic circuit design at *Indian Institute of Technology*, Khragpore, India
- 83. Beyond Moore's Law CMOS Technology and Revolutionary Architectures, Asian Institute of Technology, Bangkok
- 84. IEEE Distinguished Lecture Beyond Moore's Law CMOS Technology and Revolutionary Architectures at *Indian Institute of Technology*, Madras (Chennai), India.
- 85. IEEE Distinguished Lecture Beyond Moore's Law CMOS Technology and Revolutionary Architectures at *University of Illinois*, Chicago.
- 86. IEEE Distinguished Lecture on Beyond Moore's Law CMOS Technology and Revolutionary Architectures *at Indian Institute of Science*, Bangalore, India.
- 87. IEEE Distinguished Lecture Beyond Moore's Law CMOS Technology and Revolutionary Architectures at *Dhaka University*, Dhaka, Bangladesh.
- 88. IEEE Distinguished Lecture Beyond Moore's Law CMOS Technology and Revolutionary Architectures at *Tata Institute of Fundamental Research*, Mumbai, India.
- 89. IEEE Distinguished Lecture Beyond Moore's Law CMOS Technology and Revolutionary Architectures at *Indian Institute of Technology*, Bombay (Mumbai), India.
- 90. IEEE Distinguished Lecture Beyond Moore's Law CMOS Technology and Revolutionary Architectures at *Jadavpur University*, Calcutta (Kolkata), India.
- 91. Quantum electronic circuit design at Nanyang Technological University, Singapore

# Formal Visits to University Laboratories

- 92. VLSI Design and Education Center, University of Tokyo, Tokyo, Japan.
- 93. Nanoscale Science and Engineering Center, Harvard University, Harvard, Massachusetts
- 94. Computer Engineering Research Center, University of Texas, Austin, Texas.
- 95. Nanoelectronics Laboratory, University of Texas, Dallas, Texas.
- 96. Testing Laboratory, *Technical University of Budapest*, Budapest, Hungary.
- 97. Rice University, Houston, Texas.
- 98. University of North Carolina, Chapel Hill.
- 99. Virginia Commonwealth University, Richmond, Virginia.
- 100. Duke University, Durham, North Carolina

- 101. Oxford University, Oxford, England.
- 102. Zheng Zhou Light Industry University, Zheng Zhou, China
- 103. Syracuse University, New York
- 104. University of Virginia, Charlottesville, Virginia
- 105. University of California Supercomputing Center, San Diego, California.

# **Summary of Research Activities**



# Nano-scale CMOS Design Issues Prof. P. Mazumder, NDR Group

| EM Effects on<br>VLSI<br>Circuits                                                                                           | Thermal<br>Modeling of a<br>3-D Chips                                                                                                                                            | Device and<br>Interconnect<br>Modeling                                                                                                                                   | Statistical Timing<br>Analysis                                                                                                                              | Dynamic Noise<br>Analysis                                                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chebyshev's<br>Approx &<br>Pade Approx.<br>for Distributed<br>Noise Sources<br>Finite<br>Difference<br>Quadrature<br>Method | Green's Function<br>based full-chip<br>thermal analysis<br>Direct Cosine<br>Transform and<br>IDCT for Fast<br>Computation<br>Hankel<br>Transformation<br>for Fast<br>Computation | Envelope<br>Function based<br>quantum tunnel<br>modeling of<br>Nanoscale CMOS<br>FET<br>Differential<br>Quadrature<br>Method (DQM)<br>for Interconnect<br>Delay Modeling | Multivariate<br>Normal<br>Distributions for<br>multi-input Domino<br>gates<br>Min/Max<br>Correlation<br>Analysis through<br>Recursive Moment<br>computation | Dynamic Noise<br>Margins and<br>Algorithms for<br>Noise Analysis<br>Simultaneous<br>Switching Noise<br>Estimation<br>Coupling Noise<br>Modeling for<br>Automatic<br>Routers |

| Quantum/Nano Systems Research Overview<br>Prof. P. Mazumder, NDR Group                                                                       |                                                                                                                                                                                                                                                                                          |                                                                                                                                                                               |                                                                                                                                                                                                    |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Challenges: From Quantum Physics to Circuit Theory and Software Tools                                                                        |                                                                                                                                                                                                                                                                                          |                                                                                                                                                                               |                                                                                                                                                                                                    |  |  |  |  |
| CAD Tools                                                                                                                                    | Circuits                                                                                                                                                                                                                                                                                 | Theory                                                                                                                                                                        | Fabrication                                                                                                                                                                                        |  |  |  |  |
| Q-Spice<br>* QMOS<br>* HEMT/HBT<br>QModel<br>* RTD<br>* Quantum<br>Dots & Wires<br>QUECDOE<br>* 3-D Opt<br>VEDICS<br>* FD-TLM<br>* Full Chip | <ul> <li>New Logic Families</li> <li>MVL Circuits</li> <li>Memories</li> <li>Nanopipelining</li> <li>Correlator, DDFS</li> <li>Turbocode Decoder</li> <li>Cellular Nonlinear<br/>Networks (CNN)</li> <li>Quantum Dot Image<br/>and Video Processors</li> <li>Plasmon Nanowire</li> </ul> | <ul> <li>PDE and ODE<br/>based Nonlinear<br/>Circuit Analysis</li> <li>Quantum<br/>Physics based<br/>RTD &amp; QD<br/>Modeling</li> <li>FD-TLM Ckt.<br/>Simulation</li> </ul> | <ul> <li>SiO2/Si-Ge<br/>based QMOS<br/>NRL, O5U</li> <li>InP based<br/>RTD+HEMT<br/>Raytheon</li> <li>InP based<br/>RTD+HBT<br/>KAIST, HRL</li> <li>GaSb Based<br/>RTD+HEMT<br/>HRL, ND</li> </ul> |  |  |  |  |

# **RAM Research Overview**



# Layout Research Overview

| Layout<br>Algorithms                                                                                                                                                                                                                     | Parallel<br>Multilayer<br>Routing                                                                                                                                                                                                                                                                                      | New Data<br>Structures<br>For Layout                                                                                                                              | Layout Algorithms<br>for On-Chip<br>Parallel Processing                                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Distributed genetic<br/>Algorithm<br/>TCAD-93</li> <li>Genetic-Algorithm-<br/>Based:<br/>- multiway partitioning<br/>PH-99</li> <li>- standard-cell<br/>placement<br/>VLSIJ-91</li> <li>- gate matrix<br/>IEE Proc94</li> </ul> | <ul> <li>Hexagonal Array for<br/>Concurrent 3-D Maze<br/>Routing</li> <li>Multilayer Routing<br/>Models on<br/>Polymorphic Arrays<br/><i>TCAD-90, TVLSI-93</i></li> <li>Switchbox Routing<br/><i>IEE Proc95</i></li> <li>Channel Routing</li> <li>Maze Routing</li> <li>Area Routing</li> <li>Chord Routing</li> </ul> | <ul> <li>Quad Tree Data<br/>Structure and Planar<br/>Tessellations<br/><i>CVGIP-87</i></li> <li>Oct Tree Data<br/>Structures and 3-D<br/>Tessellations</li> </ul> | Asymptotic Modeling<br>of VLSI<br>ICPP-87     Interconnect Network<br>Evaluation<br>TC-87<br>-topological mapping<br>-evaluation criteria<br>-evaluation technique     Cellular Embedding<br>Techniques<br>IEE Proc92<br>-Yield-related layout<br>techniques |



COPYRIGHT BY PRIAKEMAZUMDER http://www.eecs.und.ch.echu/-cs.zum



ANDR