# EECS 583 – Class 14 Software Pipelining, AKA Modulo Scheduling

University of Michigan

*November 4, 2019* 

### Announcements + Reading Material

- Midterm exam
  - » 3 practice exams posted on course website
  - » Covers lecture material up through register allocation (next Monday)
  - » Go through example/class/homework problems from lectures
  - » No LLVM coding
- Today's class reading
  - » "Iterative Modulo Scheduling: An Algorithm for Software Pipelining Loops", B. Rau, MICRO-27, 1994, pp. 63-74.
- Wed class reading
  - » "Code Generation Schema for Modulo Scheduled Loops", B. Rau, M. Schlansker, and P. Tirumalai, MICRO-25, Dec. 1992.

### **Research Paper Presentations**

- Monday Nov 18 Wednesday Dec 11
  - » Signup for slot Wed in class or on my door afterwards
- Each group: 15 min presentation You will be cut off if you go long!
  - » Tag-team presentation Divide up as you like but everyone must talk
  - » Max of 16 slides (for the group)
  - » Submit paper pdf 1 week ahead and slides ppt or pdf night before

#### Presentation

- » Make your own slides
- » Points to discuss
  - Intro/Motivation area + problem + why it being solved
  - How the technique works
  - Some results
  - Commentary
    - What is best about the paper? Why is the idea so awesome? Don't focus on results
    - What are limitations/weaknesses of the approach (be critical!)

#### Research Paper Presentations (2)

#### Audience members

- » Research presentations != skip class, You should be here!
- » Grading + give comments to your peers
  - Class + Sung/Armand & I will evaluate each group's presentation and provide feedback
  - Each person will turn in evaluation sheet for the day's presentations
  - Armand & Sung will anonymize comments and email to each group
  - Be critical, but constructive with your criticisms

# From Last Time: Upward Code Motion Across Branches

- Restriction 1a (register op)
  - » The destination of op is not in liveout(br)
  - » Wrongly kill a live value
- Restriction 1b (memory op)
  - » Op does not modify the memory
  - Actually live memory is what matters, but that is often too hard to determine
- Restriction 2
  - » Op must not cause an exception that may terminate the program execution when br is taken
  - Op is executed more often than it is supposed to (<u>speculated</u>)
  - » Page fault or cache miss are ok
- Insert control dep when either restriction is violated



# From Last Time: Downward Code Motion Across Branches

- Restriction 1 (liveness)
  - » If no compensation code
    - Same restriction as before, destination of op is not liveout
  - » Else, no restrictions
    - Duplicate operation along both directions of branch if destination is liveout
- Restriction 2 (speculation)
  - Not applicable, downward motion is not speculation
- Again, insert control dep when the restrictions are violated
- Part of the philosphy of superblocks is no compensation code inseration hence R1 is enforced!



#### **Class Problem**



Draw the dependence graph

#### Relaxing Code Motion Restrictions

- Upward code motion is generally more effective
  - Speculate that an op is useful (just like an out-of-order processor with branch pred)
  - » Start ops early, hide latency, overlap execution, more parallelism
- Removing restriction 1
  - » For register ops use register renaming
  - » Could rename memory too, but generally not worth it
- Removing restriction 2
  - » Need hardware support (aka <u>speculation models</u>)
    - Some ops don't cause exceptions
    - Ignore exceptions
    - Delay exceptions



R1: y is not in liveout(1)R2: op 2 will never cause an exception when op1 is taken

### **Restricted Speculation Model**



#### General Speculation Model

- 2 types of exceptions
  - » Program terminating (traps)
    - Div by 0, illegal address
  - Fixable (normal and handled at run time)
    - Page fault, TLB miss
- General speculation
  - Processor provides nontrapping versions of all operations (div, load, etc)
  - Return some bogus value (0)
     when error occurs
  - » R2 is completely ignored, only R1 limits speculation
  - » Speculative ops converted into non-trapping version
  - Fixable exceptions handled as usual for non-trapping ops



### Programming Implications of General Spec

- Correct program
  - » No problem at all
  - Exceptions will only result when branch is taken
  - Results of excepting speculative operation(s) will not be used for anything useful (R1 guarantees this!)
- Program debugging
  - Non-trapping ops make this almost impossible
  - Disable general speculation during program debug phase



#### **Class Problem**



 Starting with the graph assuming restricted speculation, what edges can be removed if general speculation support is provided?
 With more renaming, what dependences could be removed?

#### **Class Problem - Solution**



 Starting with the graph assuming restricted speculation, what edges can be removed if general speculation support is provided?
 With more renaming, what dependences could be removed? 1. With general speculation, edges from  $2 \rightarrow 5, 4 \rightarrow 5, 4 \rightarrow 8, 7 \rightarrow 8$  can be removed

2. With further renaming, the edge from  $2 \rightarrow 8$  can be removed.

Note, the edge from  $2 \rightarrow 3$  cannot be removed since we conservatively do not allow stores to speculate.

Note2, you do not need general speculation to remove edges from  $2 \rightarrow 6$  and  $4 \rightarrow 6$  since integer subtract never causes exception.

# Change Focus to Scheduling Loops



#### Basic Approach – List Schedule the Loop Body



Total time = 6 \* n

#### Unroll Then Schedule Larger Body



Total time = 7 \* n/2

### Problems With Unrolling

- Code bloat
  - » Typical unroll is 4-16x
  - » Use profile statistics to only unroll "important" loops
  - » But still, code grows fast
- Barrier after across unrolled bodies
  - » I.e., for unroll 2, can only overlap iterations 1 and 2, 3 and 4, ...
- Does this mean unrolling is bad?
  - » No, in some settings its very useful
    - Low trip count
    - Lots of branches in the loop body
  - » But, in other settings, there is room for improvement

# Overlap Iterations Using Pipelining



### A Software Pipeline



# Creating Software Pipelines

- Lots of software pipelining techniques out there
- Modulo scheduling
  - » Most widely adopted
  - » Practical to implement, yields good results
- Conceptual strategy
  - » Unroll the loop completely
  - » Then, schedule the code completely with 2 constraints
    - All iteration bodies have identical schedules
    - Each iteration is scheduled to start some fixed number of cycles later than the previous iteration
  - » <u>Initiation Interval</u> (II) = fixed delay between the start of successive iterations
  - » Given the 2 constraints, the unrolled schedule is repetitive (kernel) except the portion at the beginning (prologue) and end (epilogue)
    - Kernel can be re-rolled to yield a new loop

# Creating Software Pipelines (2)

- Create a schedule for 1 iteration of the loop such that when the same schedule is repeated at intervals of II cycles
  - » No intra-iteration dependence is violated
  - » No inter-iteration dependence is violated
  - » No resource conflict arises between operation in same or distinct iterations
- We will start out assuming Intel Itanium-style hardware support, then remove it later
  - » Rotating registers
  - » Predicates
  - » Software pipeline loop branch

# Terminology



<u>Initiation Interval</u> (II) = fixed delay between the start of successive iterations

Each iteration can be divided into <u>stages</u> consisting of II cycles each

Number of stages in 1 iteration is termed the <u>stage count (SC)</u>

Takes SC-1 cycles to fill/drain the pipe

#### Resource Usage Legality

- Need to guarantee that
  - » No resource is used at 2 points in time that are separated by an interval which is a multiple of II
  - » I.E., within a single iteration, the same resource is never used more than 1x at the same time modulo II
  - » Known as modulo constraint, where the name modulo scheduling comes from
  - » <u>Modulo reservation table</u> solves this problem
    - To schedule an op at time T needing resource R
      - The entry for R at T mod II must be free
    - Mark busy at T mod II if schedule

$$II = 3$$



### Dependences in a Loop

- Need worry about 2 kinds
  - » Intra-iteration
  - » Inter-iteration
- Delay
  - Minimum time interval between the start of operations
  - » Operation read/write times
- Distance
  - Number of iterations separating the 2 operations involved
  - Distance of 0 means intraiteration
- Recurrence manifests itself as a circuit in the dependence graph



Edges annotated with tuple <delay, distance>

# Dynamic Single Assignment (DSA) Form

Impossible to overlap iterations because each iteration writes to the same register. So, we'll have to remove the anti and output dependences.

Virtual rotating registers

- \* Each register is an infinite push down array (Expanded virtual reg or EVR)
- \* Write to top element, but can reference any element
- \* Remap operation slides everything down  $\rightarrow$  r[n] changes to r[n+1]

A program is in DSA form if the same virtual register (EVR element) is never assigned to more than 1x on any dynamic execution path



# Physical Realization of EVRs

- EVR may contain an unlimited number values
  - But, only a finite contiguous set of elements of an EVR are ever live at any point in time
  - » These must be given physical registers
- Conventional register file
  - » Remaps are essentially copies, so each EVR is realized by a set of physical registers and copies are inserted
- Rotating registers
  - » Direct support for EVRs
  - » No copies needed
  - » File "rotated" after each loop iteration is completed

#### Loop Dependence Example

1: r3[-1] = load(r1[0]) 2: r4[-1] = r3[-1] \* 26 3: store (r2[0], r4[-1]) 4: r1[-1] = r1[0] + 4 5: r2[-1] = r2[0] + 4 6: p1[-1] = cmpp (r1[-1] < r9) remap r1, r2, r3, r4, p1 7: brct p1[-1] Loop

In DSA form, there are no inter-iteration anti or output dependences!



<delay, distance>

#### **Class Problem**

Latencies: Id = 2, st = 1, add = 1, cmpp = 1, br = 1

```
1: r1[-1] = load(r2[0])

2: r3[-1] = r1[1] - r1[2]

3: store (r3[-1], r2[0])

4: r2[-1] = r2[0] + 4

5: p1[-1] = cmpp (r2[-1] < 100)

remap r1, r2, r3

6: brct p1[-1] Loop
```

Draw the dependence graph showing both intra and inter iteration dependences

# Minimum Initiation Interval (MII)

- Remember, II = number of cycles between the start of successive iterations
- Modulo scheduling requires a candidate II be selected before scheduling is attempted
  - » Try candidate II, see if it works
  - » If not, increase by 1, try again repeating until successful
- MII is a lower bound on the II
  - » MII = Max(ResMII, RecMII)
  - » ResMII = resource constrained MII
    - Resource usage requirements of 1 iteration
  - » RecMII = recurrence constrained MII
    - Latency of the circuits in the dependence graph

### ResMII

Concept: If there were no dependences between the operations, what is the the shortest possible schedule?

Simple resource model

A processor has a set of resources R. For each resource r in R there is count(r) specifying the number of identical copies

ResMII = MAX (uses(r) / count(r))for all r in R

uses(r) = number of times the resource is used in 1 iteration

In reality its more complex than this because operations can have multiple alternatives (different choices for resources it could be assigned to), but we will ignore this for now

#### **ResMII Example**

resources: 4 issue, 2 alu, 1 mem, 1 br latencies: add=1, mpy=3, ld = 2, st = 1, br = 1

```
1: r3 = load(r1)

2: r4 = r3 * 26

3: store (r2, r4)

4: r1 = r1 + 4

5: r2 = r2 + 4

6: p1 = cmpp (r1 < r9)

7: brct p1 Loop
```

ALU: used by 2, 4, 5, 6  $\rightarrow$  4 ops / 2 units = 2 Mem: used by 1, 3  $\rightarrow$  2 ops / 1 unit = 2 Br: used by 7  $\rightarrow$  1 op / 1 unit = 1

ResMII = MAX(2,2,1) = 2

### RecMII

Approach: Enumerate all irredundant elementary circuits in the dependence graph

RecMII = MAX (delay(c) / distance(c))for all c in C

delay(c) = total latency in dependence cycle c (sum of delays)
distance(c) = total iteration distance of cycle c (sum of distances)



#### RecMII Example





 $4 \rightarrow 4: 1 / 1 = 1$   $5 \rightarrow 5: 1 / 1 = 1$   $4 \rightarrow 1 \rightarrow 4: 1 / 1 = 1$  $5 \rightarrow 3 \rightarrow 5: 1 / 1 = 1$ 

RecMII = MAX(1,1,1,1) = 1

Then,

MII = MAX(ResMII, RecMII)MII = MAX(2,1) = 2

<delay, distance>

#### **Class Problem**

Latencies: ld = 2, st = 1, add = 1, cmpp = 1, br = 1 Resources: 1 ALU, 1 MEM, 1 BR

```
1: r1[-1] = load(r2[0])

2: r3[-1] = r1[1] - r1[2]

3: store (r3[-1], r2[0])

4: r2[-1] = r2[0] + 4

5: p1[-1] = cmpp (r2[-1] < 100)

remap r1, r2, r3

6: brct p1[-1] Loop
```

Calculate RecMII, ResMII, and MII

To Be Continued ....